# **MSA Intrinsics Guide**

| MS | ISA Intrinsics Guide             | 1                 |
|----|----------------------------------|-------------------|
| 1. | . MSA Instruction Set Architectu | re1               |
|    | 1.1. Instruction syntax          | 1                 |
|    | 1.2. Supported data type         | 1                 |
|    | 1.8.1. Integer format            | 1                 |
|    | 1.8.2. Fixed-Point format        | 2                 |
|    | 1.8.3. Floating-Point form       | nat2              |
|    | 1.8.4. Half-precision floa       | ing point format3 |
|    | 1.8.5. Vector format             | 3                 |
|    | 1.8.6. Other                     | 3                 |
| 2. | . instruction                    | 4                 |
|    | 2.1. Integer Arithmetic          | 4                 |
|    | 2.1.1. ADDV.df                   | 4                 |
|    | 2.1.2. ADDVI.df                  | 6                 |
|    | 2.1.3. ADD_A.df                  | 7                 |
|    | 2.1.4. ADDS_A.df                 | 8                 |
|    | 2.1.5. HADD_S.df                 | 8                 |
|    | 2.1.6. HADD_U.df                 | 8                 |
|    | 2.1.7. ASUB_S.df                 | 8                 |
|    | 2.1.8. ASUB_U.df                 | 8                 |

| 2.1.9. AV | 'ER_S.df   | 8 |
|-----------|------------|---|
| 2.1.10.   | AVER_U.df  | 8 |
| 2.1.11.   | DOTP_S.df  | 8 |
| 2.1.12.   | DOTP_U.df  | 8 |
| 2.1.13.   | DPADD_S.df | 8 |
| 2.1.14.   | DPADD_U.df | 8 |
| 2.1.15.   | DPSUB_S.df | 8 |
| 2.1.16.   | DPSUB_U.df | 8 |
| 2.1.17.   | DIV_S.df   | 8 |
| 2.1.18.   | DIV_U.df   | 8 |
| 2.1.19.   | MADDV.df   | 8 |
| 2.1.20.   | MAX_A.df   | 8 |
| 2.1.21.   | MIN_A.df   | 8 |
| 2.1.22.   | MAX_S.df   | 8 |
| 2.1.23.   | MAXI_S.df  | 8 |
| 2.1.24.   | MAX_U.df   | 8 |
| 2.1.25.   | MAXI_U.df  | 8 |
| 2.1.26.   | MIN_S.df   | 8 |
| 2.1.27.   | MINI_S.df  | 8 |
| 2.1.28.   | MIN_U.df   | 8 |
| 2.1.29.   | MINI_U.df  | 8 |
| 2.1.30.   | MSUBV.df   | 8 |

| 2.1.31. | MULV.df     | 8 |
|---------|-------------|---|
| 2.1.32. | MOD_S.df    | 8 |
| 2.1.33. | MOD_U.df    | 8 |
| 2.1.34. | SAT_S.df    | 8 |
| 2.1.35. | SAT_U.df    | 8 |
| 2.1.36. | SUBS_S.df   | 8 |
| 2.1.37. | SUBS_U.df   | 8 |
| 2.1.38. | HSUB_S.df   | 8 |
| 2.1.39. | HSUB_U.df   | 8 |
| 2.1.40. | SUBSUU_S.df | 8 |
| 2.1.41. | SUBSUS_U.df | 8 |
| 2.1.42. | SUBV.df     | 8 |
| 2.1.43. | SUBVI.df    | 8 |
| 2.1.44. | SATS.df     | 8 |
| 2.1.45. | SATU.df     | 8 |
| 2.1.46. | ADDSL.df    | 8 |
| 2.1.47. | ADDSR.df    | 8 |
| 2.1.48. | ADDUL.df    | 8 |
| 2.1.49. | ADDUR.df    | 8 |
| 2.1.50. | ACCSL.df    | 8 |
| 2.1.51. | ACCSR.df    | 8 |
| 2.1.52. | ACCUL.df    | 8 |

|      | 2.1.53.    | ACCUR.df | 8 |
|------|------------|----------|---|
|      | 2.1.54.    | SUBSL.df | 8 |
|      | 2.1.55.    | SUBSR.df | 8 |
|      | 2.1.56.    | SUBUL.df | 8 |
|      | 2.1.57.    | SUBUR.df | 8 |
|      | 2.1.58.    | MULSL.df | 8 |
|      | 2.1.59.    | MULSR.df | 8 |
|      | 2.1.60.    | MULUL.df | 8 |
|      | 2.1.61.    | MULUR.df | 8 |
| 2.2. | Bitwise    | 2        | 8 |
|      | 2.2.1. AN  | D.V      | 8 |
|      | 2.2.2. AN  | DI.B     | 8 |
|      | 2.2.3. BC  | LR.df    | 8 |
|      | 2.2.4. BC  | LRI.df   | 8 |
|      | 2.2.5. BIN | NSL.df   | 8 |
|      | 2.2.6. BIN | ISLI.df  | 8 |
|      | 2.2.7. BIN | ISR.df   | 8 |
|      | 2.2.8. BIN | ISRI.df  | 8 |
|      | 2.2.9. BM  | NZ.V     | 8 |
|      | 2.2.10.    | BMNZI.B  | 8 |
|      | 2.2.11.    | BMZ.V    | 8 |
|      | 2.2.12.    | BMZI.B   | 8 |

| 2.2.13. | BNEG.df  | 8 |
|---------|----------|---|
| 2.2.14. | BNEGI.df | 8 |
| 2.2.15. | BSEL.V   | 8 |
| 2.2.16. | BSELI.B  | 8 |
| 2.2.17. | BSET.df  | 8 |
| 2.2.18. | BSETI.df | 8 |
| 2.2.19. | NLOC.df  | 8 |
| 2.2.20. | NLZC.df  | 8 |
| 2.2.21. | NOR.V    | 8 |
| 2.2.22. | NORI.B   | 8 |
| 2.2.23. | PCNT.df  | 8 |
| 2.2.24. | OR.V     | 8 |
| 2.2.25. | ORI.B    | 8 |
| 2.2.26. | SLL.df   | 8 |
| 2.2.27. | SLLI.df  | 8 |
| 2.2.28. | SRA.df   | 8 |
| 2.2.29. | SRAI.df  | 8 |
| 2.2.30. | SRAR.df  | 8 |
| 2.2.31. | SRARI.df | 8 |
| 2.2.32. | SRL.df   | 8 |
| 2.2.33. | SRLI.df  | 8 |
| 2.2.34. | SRLR.df  | 8 |

|      | 2.2.35.    | SRLRI.df           | 8. |
|------|------------|--------------------|----|
|      | 2.2.36.    | XOR.V              | .8 |
|      | 2.2.37.    | XORI.B             | .8 |
|      | 2.2.38.    | PCNT.V             | .8 |
|      | 2.2.39.    | BMR.V              | .8 |
|      | 2.2.40.    | BEXT.df            | .8 |
|      | 2.2.41.    | BEXP.df            | .8 |
|      | 2.2.42.    | BMU.V              | .8 |
| 2.3. | Floatin    | g-Point Arithmetic | 8  |
|      | 2.3.1. FAD | DD.df              | 8. |
|      | 2.3.2. FDI | V.df               | .8 |
|      | 2.3.3. FE  | (P2.df             | .8 |
|      | 2.3.4. FLC | )G2.df             | 8  |
|      | 2.3.5. FM  | ADD.df             | .8 |
|      | 2.3.6. FM  | SUB.df             | .8 |
|      | 2.3.7. FM  | AX.df              | .8 |
|      | 2.3.8. FM  | IN.df              | .8 |
|      | 2.3.9. FM  | AX_A.df            | .8 |
|      | 2.3.10.    | FMIN_A.df          | .8 |
|      | 2.3.11.    | FMUL.df            | 8. |
|      | 2.3.12.    | FRCP.df            | 8  |
|      | 2.3.13.    | FRINT.df           | .8 |

|      | 2.3.14.   | FRSQRT.df               | 8 |
|------|-----------|-------------------------|---|
|      | 2.3.15.   | FSQRT.df                | 8 |
|      | 2.3.16.   | FSUB.df                 | 8 |
|      | 2.3.17.   | FCMUL.W                 | 8 |
| 2.4. | Floatir   | ng-Point Non Arithmetic | 8 |
|      | 2.4.1. FC | LASS.df                 | 8 |
| 2.5. | Floatir   | ng-Point Compare        | 8 |
|      | 2.5.1. FC | AF.df                   | 8 |
|      | 2.5.2. FC | UN.df                   | 8 |
|      | 2.5.3. FC | OR.df                   | 8 |
|      | 2.5.4. FC | EQ.df                   | 8 |
|      | 2.5.5. FC | UNE.df                  | 8 |
|      | 2.5.6. FC | UEQ.df                  | 8 |
|      | 2.5.7. FC | NE.df                   | 8 |
|      | 2.5.8. FC | LT.df                   | 8 |
|      | 2.5.9. FC | ULT.df                  | 8 |
|      | 2.5.10.   | FCLE.df                 | 8 |
|      | 2.5.11.   | FCULE.df                | 8 |
|      | 2.5.12.   | FSAF.df                 | 8 |
|      | 2.5.13.   | FSUN.df                 | 8 |
|      | 2.5.14.   | FSOR.df                 | 8 |
|      | 2.5.15.   | FSEQ.df                 | 8 |

|      | 2.5.16.  | FSUNE.df              | 8 |
|------|----------|-----------------------|---|
|      | 2.5.17.  | FSUEQ.df              | 8 |
|      | 2.5.18.  | FSNE.df               | 8 |
|      | 2.5.19.  | FSLT.df               | 8 |
|      | 2.5.20.  | FSULT.df              | 8 |
|      | 2.5.21.  | FSLE.df               | 8 |
|      | 2.5.22.  | FSULE.df              | 8 |
| 2.6. | Floa     | ting-Point Conversion | 8 |
|      | 2.6.1. F | EXDO.df               | 8 |
|      | 2.6.2. F | FEXUPL.df             | 8 |
|      | 2.6.3. F | FEXUPR.df             | 8 |
|      | 2.6.4. F | FINT_S.df             | 8 |
|      | 2.6.5. F | FINT_U.df             | 8 |
|      | 2.6.6. F | FTRUNC_S.df           | 8 |
|      | 2.6.7. F | FTRUNC_U.df           | 8 |
|      | 2.6.8. F | -TQ.df                | 8 |
|      | 2.6.9. F | EXUPLC.df             | 8 |
|      | 2.6.10.  | FEXUPRC.df            | 8 |
| 2.7. | Fixed    | d-Point               | 8 |
|      | 2.7.1. N | MADD_Q.df             | 8 |
|      | 2.7.2. N | MADDR_Q.df            | 8 |
|      | 2.7.3. N | MSUB_Q.df             | 8 |

|      | 2.7.4. | MSUBR_Q.df        | 3 |
|------|--------|-------------------|---|
|      | 2.7.5. | MUL_Q.df          | 3 |
|      | 2.7.6. | MULR_Q.df         | 3 |
| 2.8. | Bra    | nch and Compare   | 3 |
|      | 2.8.1. | BNZ.df            | 3 |
|      | 2.8.2. | BNZ.V             | 3 |
|      | 2.8.3. | BZ.df             | 3 |
|      | 2.8.4. | BZ.V              | 3 |
|      | 2.8.5. | CEQ.df            | 3 |
|      | 2.8.6. | CEQI.df           | 3 |
|      | 2.8.7. | CLE_S.df          | 3 |
|      | 2.8.8. | CLEI_S.df         | 3 |
|      | 2.8.9. | CLE_U.df          | 3 |
|      | 2.8.10 | . CLEI_U.df       | 3 |
|      | 2.8.11 | . CLT_S.df        | 3 |
|      | 2.8.12 | . CLTI_S.df       | 3 |
|      | 2.8.13 | . CLT_U.df        | 3 |
|      | 2.8.14 | . CLTI_U.df       | 3 |
| 2.9. | Loa    | ad/Store and Move | 3 |
|      | 2.9.1. | CFCMSA            | 3 |
|      | 2.9.2. | CTCMSA            | 3 |
|      | 2.9.3. | LD.df             | 3 |

|     | 2.9.4. LD  | I.df8       |
|-----|------------|-------------|
|     | 2.9.5. MC  | OVE.V8      |
|     | 2.9.6. SP  | LAT.df8     |
|     | 2.9.7. SP  | LATI.df8    |
|     | 2.9.8. FIL | L.df8       |
|     | 2.9.9. IN: | SERT.df8    |
|     | 2.9.10.    | INSVE.df8   |
|     | 2.9.11.    | COPY_S.df8  |
|     | 2.9.12.    | COPY_U.df8  |
|     | 2.9.13.    | ST.df8      |
|     | 2.9.14.    | LDINSS.W8   |
|     | 2.9.15.    | LDINSSU.W8  |
|     | 2.9.16.    | LDINSSU2.W8 |
|     | 2.9.17.    | LDINS.df8   |
|     | 2.9.18.    | LDINSU.df8  |
|     | 2.9.19.    | STEXT.df8   |
|     | 2.9.20.    | STEXTU.df8  |
|     | 2.9.21.    | MOVE.W8     |
|     | 2.9.22.    | MOVBT.B8    |
|     | 2.9.23.    | MOVBP.B8    |
| 2.1 | 0. Eleme   | nt Permute8 |
|     | 2.10.1.    | ILVEV.df8   |

|    | 2.    | .10.2.   | ILVOD.df       | 8 |
|----|-------|----------|----------------|---|
|    | 2.    | .10.3.   | ILVL.df        | 8 |
|    | 2.    | .10.4.   | ILVR.df        | 8 |
|    | 2.    | .10.5.   | PCKEV.df       | 8 |
|    | 2.    | .10.6.   | PCKOD.df       | 8 |
|    | 2.    | .10.7.   | SHF.df         | 8 |
|    | 2.    | .10.8.   | SLD.df         | 8 |
|    | 2.    | .10.9.   | SLDI.df        | 8 |
|    | 2.    | .10.10.  | VSHF.df        | 8 |
|    | 2.    | .10.11.  | VSHFR.B        | 8 |
|    | 2.    | .10.12.  | VSLDI.B        | 8 |
| 3. | Appen | d        |                | 8 |
|    | 3.1.  | abs(x).  |                | 8 |
|    | 3.2.  | sats(x). |                | 8 |
|    | 3.3.  | sat_s(x  | (,i)           | 8 |
|    | 3.4.  | satu(x)  |                | 8 |
|    | 3.5.  | sat_u(>  | <,i)           | 8 |
|    | 3.6.  | round(   | ×)             | 8 |
|    | 3.7.  | insert_  | left(x,y,n)    | 8 |
|    | 3.8.  | insert_  | right(x,y,n)   | 8 |
|    | 3.9.  | shf_ind  | dex(a,i)       | 8 |
|    | 3.10. | vshf(c,  | a[16],b[16],i) | 8 |

| 3.11. | loc(x, n)           | 8  |
|-------|---------------------|----|
| 3.12. | lzc(x, n)           | .8 |
| 3.13. | pcnt(x, n)          | .8 |
| 3.14. | sqrt(x)             | .8 |
| 3.15. | fclass(x)           | .8 |
| 3.16. | fcor(x, y)          | .8 |
| 3.17. | single_to_half(x)   | .8 |
| 3.18. | double_to_single(x) | .8 |
| 3.19. | half_to_single(x)   | .8 |
| 3.20. | single_to_double(x) | .8 |
| 3.21. | sint_to_single(x)   | .8 |
| 3.22. | uint_to_single(x)   | .8 |
| 3.23. | uint_to_double(x)   | .8 |
| 3.24. | single_to_sint(x)   | .8 |
| 3.25. | double_to_sint(x)   | .8 |
| 3.26. | single_to_uint(x)   | .8 |
| 3.27. | double_to_uint(x)   | .8 |
| 3.28. | single_rto_sint(x)  | 8  |
| 3.29. | double_rto_sint(x)  | 8  |
| 3.30. | single_tto_sint(x)  | .8 |
| 3.31. | double_tto_sint(x)  | 8  |
| 3.32. | q15_to_single(x)    | .8 |

| 3.33. | q15_to_double(x)          | 8 |
|-------|---------------------------|---|
| 3.34. | q31_to_double(x)          | 8 |
| 3.35. | single_to_q15(x)          | 8 |
| 3.36. | double_to_q31(x)          | 8 |
| 3.37. | quite_FALSE(tt,ts,n)      | 8 |
| 3.38. | signaling_FALSE(tt,ts,n)  | 8 |
| 3.39. | complex_mul (ts[2],tt[2]) | 8 |
| 3.40. | half_float_convert(ts,tt) | 8 |
| 3.41. | memory (addr)             | 8 |

## 1. MSA Instruction Set Architecture

# 1.1. Instruction syntax

Instructions have the following general format:

```
dest = __builtin_msa_op_suffix_fmt(src1,src2,src3...)
```

where

**op** Operations(for example,add,sub,fadd,fmul)

suffix Modifier

- a(absolute)
- s(signed or saturating)
- u(unsigned)
- r(rounding)

fmt Element data type

- b: 8-bit signed or unsigned integer
- h: 16-bit signed or unsigned integer or half-precision floating-point or 16-bit Q15 fixed point
- w: 32-bit signed or unsigned integer or single floating-point or 32-bit Q31 fixed point
- d: 64-bit integer or double floating-point or 64-bit
- v: 128-bit vector

# 1.2. Supported data type

The MSA instructions support the following data type:

- Integer format
- Fixed-Point format
- Floating-Point format
- Half-Precision Floating-Point format
- Vector format
- Others

# 1.2.1. Integer format

The MSA provides 8-bit,16-bit,32-bit,and 64-bit signed and unsigned integers formats. Following table lists all integer types that are supported by MSA.

Table 1.1 MSA supported integral data types

| Bits | Name     | Range(assuming two's complement for signed)                             |
|------|----------|-------------------------------------------------------------------------|
| 8    | Byte     | Signed char: -128 ~ 127 (-2 <sup>7</sup> ~ 2 <sup>7</sup> -1)           |
|      |          | Unsigned char: $0 \sim 255 (0 \sim 2^8-1)$                              |
| 16   | Halfword | Signed short: $-32768 \sim 32767(-2^{15} \sim 2^{15}-1)$                |
|      |          | Unsigned short: $0 \sim 65536(0 \sim 2^{16}-1)$                         |
| 32   | Word     | Signed int: $-2,147,483,648 \sim 2,147,483,647 (-2^{31} \sim 2^{31}-1)$ |
|      |          | Unsigned int: $0 \sim 4,294,967,295(0 \sim 2^{32}-1)$                   |
| 64   | Doublewo | Signed long long: -9,223,372,036,854,775,808 ~                          |
|      | rd       | $9,223,372,036,854,775,807(-2^{63} \sim 2^{63}-1)$                      |
|      |          | Unsigned long long: 0 ~ 18,446,744,073,709,551,615(0 ~                  |
|      |          | 2 <sup>64</sup> -1)                                                     |

#### 1.2.2. Fixed-Point format

The MSA provides two fixed-point data types.

- A 16-bit Q15 fixed point
- A 32-bit Q31 fixed point

The fixed-point values are held in 2's complement format, which is used for signed integers in the CPU. Unsigned fixed-point data types are not provided by the architecture; application software can synthesize computations or unsigned integer from the existing instructions and data types.

Fixed-point data values contain fractional and optional integral parts.

## 1.2.3. Floating-Point format

The MSA provides the following two floating-point formats.

- float:A 32-bit single-precision floating-point
- double: A 64-bit double-precision floating-point

The floating-point data types represent numeric values as well as the following special entities.

- Two infinities,+∞ and-∞
- Signaling non-numbers(SNaN)
- Quiet non-numbers(QNaN)
- Numbers of the form  $(-1)^S 2^E b_0 b_1 b_2 ... b_p 1$

#### where:

- > s = 0 or 1
- $\triangleright$  E = any integer between E min and E max, inclusive
- $\rightarrow$  b<sub>i</sub> = 0 or 1(b<sub>0</sub> is the left most of binary point)
- > p the signed-magnitude precision

## 1.2.4. Half-Precision Floating-Point format

The MSA provides half-precision floating-point format. The half-precision is a binary floating-point computer number format that occupies 16 bits in computer memory.

The IEEE 754 standard specifies a half-precision as having the following format.

- Sign bit: 1bit
- Exponent width: 5 bits
- Significant precision: 11 bits(10 explicitly stored)

The advantage over 8-bit or 16-bit binary integers is that the increased dynamic range allows for more detail to be preserved in highlights and shows for images. The advantage over 32-bit single-precision binary formats is that it requires half of the storage and bandwidth.

#### 1.2.5. Vector format

- v16i8: a vector of sixteen signed 8-bit integers;
- v16u8: a vector of sixteen unsigned 8-bit integers;
- v8i16: a vector of eight signed 16-bit integers;
- v8u16: a vector of eight unsigned 16-bit integers;
- v4i32: a vector of four signed 32-bit integers;
- v4u32: a vector of four unsigned 32-bit integers;
- v2i64: a vector of two signed 64-bit integers;
- v2u64: a vector of two unsigned 64-bit integers;
- v4f32: a vector of four 32-bit floats;
- v2f64: a vector of two 64-bit doubles:

#### 1.2.6. Other

- imm0 1: an integer literal in range 0 to 1;
- imm0 3: an integer literal in range 0 to 3;
- imm0 7: an integer literal in range 0 to 7;
- imm0 15: an integer literal in range 0 to 15;
- imm0 31: an integer literal in range 0 to 31;
- imm0 63: an integer literal in range 0 to 63;
- imm0\_255: an integer literal in range 0 to 255;
- imm n16 15: an integer literal in range -16 to 15;
- imm n512 511: an integer literal in range -512 to 511;
- imm\_n1024\_1022: an integer literal in range -512 to 511 left shifted by 1 bit,i.e,-1024,-1022,...,1020,1022;
- imm\_n2048\_2044: an integer literal in range -512 to 511 left shifted by 2 bit,i.e,-2048,-2044,...,2040,2044;
- imm\_n4096\_4088: an integer literal in range -512 to 511 left shifted by 3 bit,i.e,4096,-4088,...,4080,4088;
- i32:equal to int;
- i64:equal to long long;
- u32:equal to unsigned int;
- u64:equal to unsigned long long;
- f16: half-precision;
- f32:equal to float;

- f64:equal to double;
- NAN: Floating-point variable invalid values;
- one8:0xff
- one16:0xffff
- one32:0xffff ffff
- one64:0xffff ffff ffff
- one128:0xffff ffff ffff ffff ffff ffff
- zero8:0x00
- zero16:0x0000
- zero32:0x0000 0000
- zero64:0x0000 0000 0000 0000
- zero128:0x0000 0000 0000 0000 0000 0000 0000

## 2. instruction

## 2.1. Integer Arithmetic

#### 2.1.1. ADDV.df

## 2.1.1.1. v16i8 \_\_builtin\_msa\_addv\_b(v16i8,v16i8)

## **Specific**

Vector Add.

v16i8 wd=\_\_builtin\_msa\_addv\_b(v16i8 ws,v16i8 wt);

#### **Return Value**

```
wd[0] := ws[0] + wt[0];

wd[1] := ws[1] + wt[1];
```

.....

wd[15] := ws[15] + wt[15];

## Requirements

Header:#include<msa.h>

# 2.1.1.2. v8i16 \_\_builtin\_msa\_addv\_h(v8i16,v8i16)

## **Specific**

Vector Add.

v8i16 wd = \_\_builtin\_msa\_addv\_h(v8i16 ws,v8i16 wt);

#### **Return Value**

wd[0] := ws[0] + wt[0];

```
wd[1] :=ws[1] + wt[1];
.....
wd[7] :=ws[7] + wt[7];
```

Header:#include <msa.h>

# 2.1.1.3. v4i32 \_\_builtin\_msa\_addv\_w(v4i32,v4i32)

#### **Specific**

Vector Add.

v4i32 wd = \_\_builtin\_msa\_addv\_w(v4i32 ws,v4i32 wt);

#### **Return Value**

```
wd[0] :=ws[0] + wt[0];
wd[1] :=ws[1] + wt[1];
wd[2] :=ws[2] + wt[2];
```

wd[3] := ws[3] + wt[3];

## Requirements

Header:#include <msa.h>

# 2.1.1.4. v2i64 \_\_builtin\_msa\_addv\_d(v2i64,v2i64)

## **Specific**

Vector Add.

v2i64 wd = \_\_builtin\_msa\_addv\_d(v2i64 ws,v2i64 wt);

#### **Return Value**

$$wd[0] := ws[0] + wt[0];$$
  
 $wd[1] := ws[1] + wt[1];$ 

## Requirements

Header:#include <msa.h>

#### 2.1.2. ADDVI.df

# 2.1.2.1. v16i8 \_\_builtin\_msa\_addvi\_b(v16i8,imm0\_31)

## **Specific**

Vector Add.

v16i8 wd = \_\_builtin\_msa\_addvi\_b(v16i8 ws,imm0\_31 u5);

#### **Return Value**

```
wd[0] := ws[0] + u5;
wd[1] := ws[1] + u5;
.....
```

wd[15] := ws[15] + u5;

## Requirements

Header:#include<msa.h>

# 2.1.2.2. v8i16 \_\_builtin\_msa\_addvi\_h(v8i16,imm0\_31)

## **Specific**

Vector Add.

v8i16 wd = \_\_builtin\_msa\_addvi\_h(v8i16 ws,imm0\_31 u5);

#### **Return Value**

$$wd[0] := ws[0] + u5;$$

$$wd[1] := ws[1] + u5;$$

.....

wd[7] := ws[7] + u5;

### Requirements

Header:#include<msa.h>

# 2.1.2.3. v4i32 \_\_builtin\_msa\_addvi\_w(v4i32,imm0\_31)

## **Specific**

Vector Add.

v4i32 wd = \_\_builtin\_msa\_addvi\_w(v4i32 ws,imm0\_31 u5);

#### **Return Value**

$$wd[0] := ws[0] + u5;$$

$$wd[1] := ws[1] + u5;$$

$$wd[2] := ws[2] + u5;$$

$$wd[3] := ws[3] + u5;$$

## Requirements

Header:#include<msa.h>

## 2.1.2.4. v2i64 \_\_builtin\_msa\_addvi\_d(v2i64,imm0\_31)

### **Specific**

Vector Add.

v2i64 wd = \_\_builtin\_msa\_addvi\_d(v2i64 ws,imm0\_31 u5);

#### **Return Value**

```
wd[0] := ws[0] + u5;
```

$$wd[1] := ws[1] + u5;$$

## Requirements

Header:#include<msa.h>

## 2.1.3. ADD\_A.df

# 2.1.3.1. v16i8 \_\_builtin\_msa\_add\_a\_b(v16i8,v16i8)

## **Specific**

Vector Add Absolute Values

v16i8 wd = \_\_builtin\_msa\_add\_a\_b(v16i8 ws,v16i8 wt)

#### **Return Value**

```
wd[0] := abs(ws[0],8) + abs(wt[0],8);
```

$$wd[1] := abs(ws[1],8) + abs(wt[1],8)$$

.....

wd[15] := abs(ws[15],8) + abs(wt[15],8)

## Requirements

## 2.1.3.2. v8i16 \_\_builtin\_msa\_add\_a\_h(v8i16,v8i16)

## **Specific**

Vector Add Absolute Values

 $v8i16 \text{ wd} = \_\_builtin\_msa\_add\_a\_h(v8i16 \text{ ws,}v8i16 \text{ wt})$ 

#### **Return Value**

```
wd[0] := abs(ws[0],16) + abs(wt[0],16);
wd[1] := abs(ws[1],16) + abs(wt[1],16);
.....
wd[7] := abs(ws[7],16) + abs(wt[1],16);
```

#### **Requirements**

Header:#inlcude<msa.h>

# 2.1.3.3. v4i32 \_\_builtin\_msa\_add\_a\_w(v4i32,v4i32)

#### **Specific**

Vector Add Absolute Values

v4i32 wd = \_\_builtin\_msa\_add\_a\_w(v4i32 ws,v4i32 wt);

#### **Return Value**

```
wd[0] := abs(ws[0],32) + abs(wt[0],32);
wd[1] := abs(ws[1],32) + abs(wt[1],32);
wd[2] := abs(ws[2],32) + abs(wt[2],32);
```

```
wd[3] := abs(ws[3],32) + abs(wt[3],32);
```

Header:#inlcude<msa.h>

# 2.1.3.4. v2i64 \_\_builtin\_msa\_add\_a\_d(v2i64,v2i64)

#### **Specific**

Vector Add Aboslute Values

 $v2i64 \text{ wd} = \_builtin\_msa\_add\_a\_d(v2i64 \text{ ws,}v2i64 \text{ wt});$ 

#### **Return Value**

wd[0] := abs(ws[0],64) + abs(wt[0],64);

wd[1] := abs(ws[1],64) + abs(wt[1],64);

#### Requirements

Header:#inlcude<msa.h>

#### *2.1.4.* ADDS\_A.df

# 2.1.4.1. v16i8 \_\_builtin\_msa\_adds\_a\_b(v16i8,v16i8);

#### **Specific**

Vector Saturated Add Absolute Values

v16i8 wd = \_\_builtin\_msa\_adds\_a\_b(v16i8 ws,v16i8 wt);

#### **Return Value**

wd[0] := sats(abs(ws[0],8) + abs(wt[0],8), 8)

wd[1] := sats(abs(ws[1],8) + abs(wt[1],8), 8)

```
.....
wd[15] := sats(abs(ws[15],8) + abs(wt[15],8) ,8)
Requirements
Header:#include<msa.h>
eg:
test_adds_a_b:
unsigned char a[16] = {128,129,3,4,
                   5,63,64,65,
                   127,128,129,253,
                   252,193,192,191};
v16i8 va;
va = __builtin_msa_ld_b(a,0);
```

va = \_\_builtin\_msa\_ld\_b(a,0);
va = \_\_builtin\_msa\_adds\_a\_b(va,va);
\_\_builtin\_msa\_st\_b(va,a,0);
result:

a[16] = {128,127,6,8, 10,126,127,127, 127,128,127,6, 8,126,127,127};

# 2.1.4.2. v8i16 \_\_builtin\_msa\_adds\_a\_h(v8i16,v8i16)

Specific

Vector Saturated Add Absolute Values

#### **Return Value**

$$wd[0] := sats(abs(ws[0],16) + abs(wt[0],16), 16)$$

$$wd[1] := sats(abs(ws[1],16) + abs(wt[1],16), 16)$$

•••••

$$wd[7] := sats(abs(ws[7],16) + abs(wt[7],16), 16)$$

#### Requirements

Header:#include<msa.h>

# 2.1.4.3. v4i32 \_\_builtin\_msa\_adds\_a\_w(v4i32,v4i32)

### **Specific**

Vector Saturated Add Absolute Values

#### **Return Value**

$$wd[0] := sats(abs(ws[0],32) + abs(wt[0],32),32)$$

$$wd[1] := sats(abs(ws[1],32) + abs(wt[1],32),32)$$

$$wd[2] := sats(abs(ws[2],32) + abs(wt[2],32),32)$$

$$wd[3] := sats(abs(ws[3],32) + abs(wt[3],32),32)$$

#### Requirements

Header:#include<msa.h>

## 2.1.4.4. v2i64 \_\_builtin\_msa\_adds\_a\_d(v2i64,v2i64)

### **Specific**

Vector Saturated Add Absolute Values

```
v2i64 \text{ wd} = \_builtin\_msa\_adds\_a\_d(v2i64 \text{ ws,}v2i64 \text{ wt})
```

#### **Return Value**

```
wd[0] := sats(abs(ws[0],64) + abs(wt[0],64),32)
```

$$wd[1] := sats(abs(ws[1],64) + abs(wt[1],64),32)$$

## Requirements

Header:#include<msa.h>

### 2.1.5. HADD\_S.df

# 2.1.5.1. v8i16 \_\_builtin\_msa\_hadd\_s\_h(v16i8,v16i8)

## **Specific**

Vector Signed Horizontal Add

```
v8i16 \text{ wd} = \_\_builtin\_msa\_hadd\_s\_h(v16i8 \text{ ws,v16i8 wt});
```

#### **Return Value**

```
wd[0] := ws[1] + wt[0];
```

$$wd[1] := ws[3] + wt[2];$$

.....

$$wd[7] := ws[15] + wt[14];$$

## Requirements

```
Header:#include<msa.h>
eg:
signed char a[16] = {12,29,3,4,
                  5,63,64,65,
                  -7,12,9,25,
                  52,93,19,91};
short c[8];
v16i8 va;
v8i16 vc;
va = __builtin_msa_ld_b(a,0);
vc = __builtin_msa_hadd_s_h(va,va);
__builtin_msa_st_h(vc,c,0);
result:
c[8]={-17,7,68,129,5,34,145,110};
2.1.5.2. v4i32 __builtin_msa_hadd_s_w(v8i16,v8i16)
Specific
Vector Signed Horizontal Add
v4i32 wd = __builtin_msa_hadd_s_w(v8i16 ws,v8i16 wd);
Return Value
wd[0] = ws[1] + wt[0];
wd[1] = ws[3] + wt[2];
```

$$wd[2] = ws[5] + wt[4];$$

$$wd[3] = ws[7] + wt[6];$$

Header:#include<msa.h>

# 2.1.5.3. v2i64 \_\_builtin\_msa\_hadd\_s\_d(v4i32,v4i32)

## **Specific**

Vector Signed Horizontal Add

v2i64 wd = \_\_builtin\_msa\_hadd\_s\_d(v4i32 ws,v4i32 wd);

#### **Return Value**

$$wd[0] = ws[1] + wt[0];$$

$$wd[1] = ws[3] + wt[2];$$

### Requirements

Header:#include<msa.h>

## *2.1.6.* HADD\_U.df

## 2.1.6.1. v8u16 \_\_builtin\_msa\_hadd\_u\_h(v16u8,v16u8)

## **Specific**

Vector Unsigned Horizontal Add

v8u16 wd = \_\_builtin\_msa\_hadd\_u\_h(v16u8 ws,v16u8 wt);

#### **Return Value**

$$wd[0] := ws[1] + wt[0];$$

```
wd[1] := ws[3] + wt[2];
.....
wd[7] := ws[15] + wt[14];
```

Header:#include<msa.h>

## 2.1.6.2. v4u32 \_\_builtin\_msa\_hadd\_u\_w(v8u16,v8u16)

## **Specific**

Vector Unsigned Horizontal Add

v4u32 wd = \_\_builtin\_msa\_hadd\_u\_w(v8u16 ws,v8u16 wt);

#### **Return Value**

```
wd[0] := ws[1] + wt[0];
wd[1] := ws[3] + wt[2];
wd[2] := ws[5] + wt[4];
wd[3] := ws[7] + wt[6];
```

## Requirements

Header:#include<msa.h>

## 2.1.6.3. v2u64 \_\_builtin\_msa\_hadd\_u\_d(v4u32,v4u32)

## **Specific**

Vector Unsigned Horizontal Add

v2u64 wd = \_\_builtin\_msa\_hadd\_u\_d(v4u32 ws,v4u32 wt);

#### **Return Value**

```
wd[0] :=ws[1] + wt[0];
wd[1] :=ws[3] + wt[2];
```

## Requirements

Header:#include<msa.h>

## 2.1.7. ASUB\_S.df

## 2.1.7.1. v16i8 \_\_builtin\_msa\_asub\_s\_b(v16i8,v16i8)

### **Specific**

Vector Absolute Values of Signed Subtract.

```
v16i8 wd = __builtin_msa_asub_s_b(v16i8 ws,v16i8 wt);
```

#### **Return Value**

```
wd[0] := abs(ws[0] - wt[0] , 8);
wd[1] := abs(ws[1] - wt[1] , 8);
.....
wd[15] := abs(ws[15] - wt[15] , 8);
```

## Requirements

Header:#include<msa.h>

# 2.1.7.2. v8i16 \_\_builtin\_msa\_asub\_s\_h(v8i16,v8i16)

## **Specific**

Vector Absolute Values of Signed Subtract.

```
v8i16 wd = __builtin_msa_asub_s_h(v8i16 ws,v8i16 wt);
```

#### **Return Value**

```
wd[0] := abs(ws[0] - wt[0] , 16);
wd[1] := abs(ws[1] - wt[1] , 16);
.....
wd[7] := abs(ws[7] - wt[7] , 16);
```

### Requirements

Header:#include<msa.h>

# 2.1.7.3. v4i32 \_\_builtin\_msa\_asub\_s\_w(v4i32,v4i32)

### **Specific**

Vector Absolute Values of Signed Subtract.

```
v4i32 wd = __builtin_msa_asub_s_w(v4i32 ws,v4i32 wt);
```

#### **Return Value**

```
wd[0] := abs(ws[0] - wt[0] , 32);
wd[1] := abs(ws[1] - wt[1] , 32);
wd[2] := abs(ws[2] - wt[2] , 32);
wd[3] := abs(ws[3] - wt[3] , 32);
```

### Requirements

Header:#include<msa.h>

## 2.1.7.4. v2i64 \_\_builtin\_msa\_asub\_s\_d(v2i64,v2i64)

### **Specific**

Vector Absolute Values of Signed Subtract.

```
v2i64 wd = __builtin_msa_asub_s_d(v2i64 ws,v2i64 wt);
```

#### **Return Value**

```
wd[0] := abs(ws[0] - wt[0] , 64);
wd[1] := abs(ws[1] - wt[1] , 64);
```

## Requirements

Header:#include<msa.h>

#### 2.1.8. ASUB\_U.df

# 2.1.8.1. v16u8 \_\_builtin\_msa\_asub\_u\_b(v16u8,v16u8)

## **Specific**

Vector Absolute Values of Unsigned Subtract.

```
v16u8 wd = __builtin_msa_asub_u_b(v16u8 ws,v16u8 wt);
```

#### **Return Value**

```
wd[0] := abs(ws[0] - wt[0] , 8);
wd[1] := abs(ws[1] - wt[1] , 8);
.....
wd[15] := abs(ws[15] - wt[15] , 8);
```

#### Requirements

Header:#include<msa.h>

# 2.1.8.2. v8u16 \_\_builtin\_msa\_asub\_u\_h(v8u16,v8u16)

#### **Specific**

Vector Absolute Values of Unsigned Subtract.

```
v8u16 wd = __builtin_msa_asub_u_h(v8u16 ws,v8u16 wt);
```

#### **Return Value**

```
wd[0] := abs(ws[0] - wt[0] , 16);
wd[1] := abs(ws[1] - wt[1] , 16);
......
wd[7] := abs(ws[7] - wt[7] , 16);
```

### Requirements

Header:#include<msa.h>

# 2.1.8.3. v4u32 \_\_builtin\_msa\_asub\_u\_w(v4u32,v4u32)

#### **Specific**

Vector Absolute Values of Unsigned Subtract.

```
v4u32 \text{ wd} = \_builtin\_msa\_asub\_u\_w(v4u32 \text{ ws,}v4u32 \text{ wt)};
```

#### **Return Value**

```
wd[0] := abs(ws[0] - wt[0] , 32);
wd[1] := abs(ws[1] - wt[1] , 32);
wd[2] := abs(ws[2] - wt[2] , 32);
wd[3] := abs(ws[3] - wt[3] , 32);
```

#### Requirements

Header:#include<msa.h>

## 2.1.8.4. v2u64 \_\_builtin\_msa\_asub\_u\_d(v2u64,v2u64)

## **Specific**

Vector Absolute Values of Unsigned Subtract.

 $v2u64 \text{ wd} = \_\_builtin\_msa\_asub\_u\_d(v2u64 \text{ ws,}v2u64 \text{ wt});$ 

#### **Return Value**

```
wd[0] := abs(ws[0] - wt[0] , 64);
wd[1] := abs(ws[1] - wt[1] , 64);
```

#### Requirements

Header:#include<msa.h>

## 2.1.9. AVER\_S.df

# 2.1.9.1. v16i8 \_\_builtin\_msa\_aver\_s\_b(v16i8,v16i8)

#### **Specific**

Vector Signed Average With Rounding.

v16i8 wd = \_\_builtin\_msa\_aver\_s\_b(v16i8 ws,v16i8 wt);

#### **Return Value**

Header:#include<msa.h>

## 2.1.9.2. v8i16 \_\_builtin\_msa\_aver\_s\_h(v8i16,v8i16)

### **Specific**

Vector Signed Average With Rounding.

v8i16 wd = \_\_builtin\_msa\_aver\_s\_h(v8i16 ws,v8i16 wt);

#### **Return Value**

$$wd[0] := (ws[0] + wt[0]+1) / 2;$$

$$wd[1] := (ws[1] + wt[1]+1) / 2;$$

.....

$$wd[7] := (ws[7] + wt[7] + 1) / 2;$$

#### Requirements

Header:#include<msa.h>

# 2.1.9.3. v4i32 \_\_builtin\_msa\_aver\_s\_w(v4i32,v4i32)

## **Specific**

Vector Signed Average With Rounding.

#### **Return Value**

$$wd[0] := (ws[0] + wt[0]+1) / 2;$$

$$wd[1] := (ws[1] + wt[1] + 1) / 2;$$

$$wd[2] := (ws[2] + wt[2]+1) / 2;$$

$$wd[3] := (ws[3] + wt[3]+1) / 2;$$

Header:#include<msa.h>

# 2.1.9.4. v2i64 \_\_builtin\_msa\_aver\_s\_d(v2i64,v2i64)

### **Specific**

Vector Signed Average With Rounding.

 $v2i64 \text{ wd} = \_\_builtin\_msa\_aver\_s\_d(v2i64 \text{ ws}, v2i64 \text{ wt});$ 

#### **Return Value**

$$wd[0] := (ws[0] + wt[0]+1) / 2;$$

$$wd[1] := (ws[1] + wt[1]+1) / 2;$$

### Requirements

Header:#include<msa.h>

### *2.1.10.* AVER\_U.df

# 2.1.10.1. v16u8 \_\_builtin\_msa\_aver\_u\_b(v16u8,v16u8)

### **Specific**

Vector Unsigned Average With Rounding.

v16u8 wd = \_\_builtin\_msa\_aver\_u\_b(v16u8 ws,v16u8 wt);

$$wd[0] := (ws[0] + wt[0]+1) / 2;$$

$$wd[1] := (ws[1] + wt[1] + 1) / 2;$$

.....

$$wd[15] := (ws[15] + wt[15] + 1) / 2;$$

### Requirements

Header:#include<msa.h>

## 2.1.10.2. v8u16 \_\_builtin\_msa\_aver\_u\_h(v8u16,v8u16)

## **Specific**

Vector Unsigned Average With Rounding.

 $v8u16 \text{ wd} = \_\_builtin\_msa\_aver\_u\_h(v8u16 \text{ ws,}v8u16 \text{ wt});$ 

#### **Return Value**

$$wd[0] := (ws[0] + wt[0]+1) / 2;$$

$$wd[1] := (ws[1] + wt[1]+1) / 2;$$

. . . . . .

$$wd[7]:=(ws[7] + wt[7]+1) / 2;$$

## Requirements

Header:#include<msa.h>

# 2.1.10.3. v4u32 \_\_builtin\_msa\_aver\_u\_w(v4u32,v4u32)

## **Specific**

Vector Unsigned Average With Rounding.

#### **Return Value**

$$wd[0] := (ws[0] + wt[0]+1) / 2;$$
 $wd[1] := (ws[1] + wt[1]+1) / 2;$ 
 $wd[2] := (ws[2] + wt[2]+1) / 2;$ 
 $wd[3] := (ws[3] + wt[3]+1) / 2;$ 

## Requirements

Header:#include<msa.h>

## 2.1.10.4. v2u64 \_\_builtin\_msa\_aver\_u\_d(v2u64,v2u64)

## **Specific**

Vector Unsigned Average With Rounding.

 $v2u64 \text{ wd} = \_\_builtin\_msa\_aver\_u\_d(v2u64 \text{ ws,}v2u64 \text{ wt});$ 

#### **Return Value**

$$wd[0] := (ws[0] + wt[0]+1) / 2;$$
  
 $wd[1] := (ws[1] + wt[1]+1) / 2;$ 

## Requirements

Header:#include<msa.h>

## *2.1.11.* DOTP\_S.df

2.1.11.1. v8i16 \_\_builtin\_msa\_dotp\_s\_h(v16i8,v16i8)

## **Specific**

```
Vector Signed Dot Product.
v8i16 wd = __builtin_msa_dotp_s_h(v16i8 ws,v16i8 wt);
Return Value
wd[0] := ws[0]*wt[0] + ws[1]*wt[1];
wd[1] := ws[2]*wt[2] + ws[3]*wt[3];
wd[7]:=ws[14]*wt[14] + ws[15]*wt[15];
Requirements
Header:#include<msa.h>
eg:
test_dotp_s:
signed char a[16] = \{0,1,2,3,
                  4,5,6,7,
                  8,9,10,11,
                   12,13,14,15};
signed char b[16] = \{1,2,3,4,
                  5,6,7,8,
                   9,10,11,12,
                   13,14,15,16};
short c[8];
v16i8 va,vb;
v8i16 vc;
```

```
va = __builtin_msa_ld_b(a,0);
vb = __builtin_msa_ld_b(b,0);
vc = __builtin_msa_dotp_s_h(va,vb);
__builtin_msa_st_h(vc,c,0);
result:
c[8] = {2,18,50,98,162,242,338,450}
```

# 2.1.11.2. v4i32 \_\_builtin\_msa\_dotp\_s\_w(v8i16,v8i16)

### **Specific**

Vector Signed Dot Product.

v4i32 wd = \_\_builtin\_msa\_dotp\_s\_w(v8i16 ws,v8i16 wt);

### **Return Value**

```
wd[0] := ws[0]*wt[0] + ws[1]*wt[1];
wd[1] := ws[2]*wt[2] + ws[3]*wt[3];
wd[2] := ws[4]*wt[4] + ws[5]*wt[5];
wd[3] := ws[6]*ws[6] + ws[7]*wt[7];
```

## Requirements

Header:#include<msa.h>

# 2.1.11.3. v2i64 \_\_builtin\_msa\_dotp\_s\_d(v4i32,v4i32)

### **Specific**

Vector Signed Dot Product.

```
v2i64 wd = __builtin_msa_dotp_s_d(v4i32 ws,v4i32 wt)
```

#### **Return Value**

### Requirements

Header:#include<msa.h>

## *2.1.12.* DOTP\_U.df

# 2.1.12.1. v8u16 \_\_builtin\_msa\_dotp\_u\_h(v16u8,v16u8)

## **Specific**

Vector Unsigned Dot Product.

```
v8u16 wd = __builtin_msa_dotp_u_h(v16u8 ws,v16u8 wt);
```

#### **Return Value**

```
wd[0] := ws[0]*wt[0] + ws[1]*wt[1];
wd[1] := ws[2]*wt[2] + ws[3]*wt[3];
......
wd[7] := ws[14]*wt[14] + ws[15]*wt[15];
```

### Requirements

Header:#include<msa.h>

# 2.1.12.2. v4u32 \_\_builtin\_msa\_dotp\_u\_w(v8u16,v8u16)

## **Specific**

Vector Unsigned Dot Product.

#### **Return Value**

```
wd[0] := ws[0]*wt[0] + ws[1]*wt[1];
wd[1] := ws[2]*wt[2] + ws[3]*wt[3];
wd[2] := ws[4]*wt[4] + ws[5]*wt[5];
wd[3] := ws[6]*wt[6] + ws[7]*wt[7];
```

## Requirements

Header:#include<msa.h>

# 2.1.12.3. v2u64 \_\_builtin\_msa\_dotp\_u\_d(v4u32,v4u32)

## **Specific**

Vector Unsigned Dot Product.

```
v2u64 wd = __builtin_msa_dotp_u_d(v4u32 ws,v4u32 wt);
```

#### **Return Value**

```
wd[0] := ws[0]*wt[0] + ws[1]*wt[1];
wd[1] := ws[2]*wt[2] + ws[3]*wt[3];
```

## Requirements

Header:#include<msa.h>

#### 2.1.13. DPADD S.df

## 2.1.13.1. v8i16 \_\_builtin\_msa\_dpadd\_s\_h(v8i16,v16i8,v16i8)

## **Specific**

Vector Signed Dot Product and Add.

v8i16 wd = \_\_builtin\_msa\_dpadd\_s\_h(v8i16 wd,v16i8 ws,v16i8 wt);

### **Return Value**

```
wd[0] := wd[0] + ws[0]*wt[0] + ws[1]*wt[1];
wd[1] := wd[1] + ws[2]*wt[2] + ws[3]*wt[3];
.....
```

wd[7] := wd[7] + ws[14]\*wt[14] + ws[15]\*wt[15];

## Requirements

Header:#include<msa.h>

#### *2.1.13.2.* v4i32

\_\_builtin\_msa\_dpadd\_s\_w(v4i32,v8i16,v8i16)

## **Specific**

Vector Signed Dot Product and Add

v4i32 wd = \_\_builtin\_msa\_dpadd\_s\_w(v4i32 wd,v8i16 ws,v8i16 wt);

$$wd[0] := wd[0] + ws[0]*wt[0] + ws[1]*wt[1];$$
 $wd[1] := wd[1] + ws[2]*wt[2] + ws[3]*wt[3];$ 
 $wd[2] := wd[2] + ws[4]*wt[4] + ws[5]*wt[5];$ 

```
wd[3] := wd[3] + ws[6]*wt[6] + ws[7]*wt[7];
```

Header:#include<msa.h>

# 2.1.13.3. v2i64 \_\_builtin\_msa\_dpadd\_s\_d(v2i64,v4i32,v4i32)

### **Specific**

Vector Signed Dot Product and Add

```
v2i64 wd = __builtin_msa_dpadd_s_d(v2i64,v4i32,v4i32);
```

#### **Return Value**

```
wd[0] := wd[0] + ws[0]*wt[0] + ws[1]*wt[1];
```

$$wd[1] := wd[1] + ws[2]*wt[2] + ws[3]*wt[3];$$

#### Requirements

Header:#include<msa.h>

### *2.1.14.* DPADD\_U.df

#### *2.1.14.1.* v8u16

```
__builtin_msa_dpadd_u_h(v8u16,v16u8,v16u8)
```

### **Specific**

Vector Unsigned Dot Product and Add.

 $v8u16 \text{ wd} = \_\_builtin\_msa\_dpadd\_u\_h(v8u16 \text{ wd,}v16u8 \text{ ws,}v16u8 \text{ wt)};$ 

```
wd[0] := wd[0] + ws[0]*wt[0] + ws[1]*wt[1];
```

```
wd[1] := wd[1] + ws[2]*wt[2] + ws[3] *wt[3];
......
```

$$wd[7] := wd[7] + ws[14]*wt[14] + ws[15]*wt[15];$$

Header:#include<msa.h>

### *2.1.14.2.* v4u32

## **Specific**

Vector Unsigned Dot Product and Add.

```
v4u32 wd = \_builtin_msa_dpadd_u_w(v4u32 wd,v8u16 ws,v8u16 wt);
```

#### **Return Value**

```
wd[0] := wd[0] + ws[0]*wt[0] + ws[1]*wt[1];
wd[1] := wd[1] + ws[2]*wt[2] + ws[3]*wt[3];
wd[2] := wd[2] + ws[4]*wt[4] + ws[5]*wt[5];
wd[3] := wd[3] + ws[6]*wt[6] + ws[7]*wt[7];
```

### Requirements

Header:#include<msa.h>

#### *2.1.14.3.* v2u64

### **Specific**

Vector Unsigned Dot Product and Add.

```
v2u64 wd = __builtin_msa_dpadd_u_d(v2u64 wd,v4u32 ws,v4u32 wt);
```

#### **Return Value**

$$wd[0] := wd[0] + ws[0]*wt[0] + ws[1]*wt[1];$$

$$wd[1] := wd[1] + ws[2]*wt[2] + ws[3]*wt[3];$$

## Requirements

Header:#include<msa.h>

## *2.1.15.* DPSUB\_S.df

# 2.1.15.1. v8i16 \_\_builtin\_msa\_dpsub\_s\_h(v8i16,v16i8,v16i8)

## **Specific**

Vector Signed Dot Product and Subtract.

```
v8i16 wd = __builtin_msa_dpsub_s_h(v8i16 wd,v16i8 ws,v16i8 wt);
```

#### **Return Value**

```
wd[0] := wd[0] - (ws[0]*wt[0] + ws[1]*wt[1]);

wd[1] := wd[1] - (ws[2]*wt[2] + ws[3]*wt[3]);

......

wd[7] := wd[7] - (ws[14]*wt[14] + ws[15]*wt[15]);
```

## Requirements

Header:#include<msa.h>

#### 2.1.15.2. v4i32

## \_\_builtin\_msa\_dpsub\_s\_w(v4i32,v8i16,v8i16)

### **Specific**

Vector Signed Dot Product and Subtract.

```
v4i32 wd = __builtin_msa_dpsub_s_w(v4i32 wd,v8i16 ws,v8i16 wt);
```

#### **Return Value**

```
wd[0] := wd[0] - (ws[0]*wt[0] + ws[1]*wt[1]);
wd[1] := wd[1] - (ws[2]*wt[2] + ws[3]*wt[3]);
wd[2] := wd[2] - (ws[4]*wt[4] + ws[5]*wt[5]);
wd[3] := wd[3] - (ws[6]*wt[6] + ws[7]*wt[7]);
```

### Requirements

Header:#include<msa.h>

# 2.1.15.3. v2i64 \_\_builtin\_msa\_dpsub\_s\_d(v2i64,v4i32,v4i32)

## **Specific**

Vector Signed Dot Product and Subtract.

```
v2i64 \text{ wd} = \_\_builtin\_msa\_dpsub\_s\_d(v2i64 \text{ wd,}v4i32 \text{ ws,}v4i32 \text{ wt)};
```

#### **Return Value**

$$wd[0] := wd[0] - (ws[0]*wt[0] + ws[1]*wt[1]);$$

$$wd[1] := wd[1] - (ws[2]*wt[2] + ws[3]*wt[3]);$$

### Requirements

### *2.1.16.* DPSUB\_U.df

## 2.1.16.1. v8i16

```
__builtin_msa_dpsub_u_h(v8i16,v16u8,v16u8)
```

## **Specific**

Vector Unsigned Dot Product and Subtract.

v8i16 wd \_\_builtin\_msa\_dpsub\_u\_h(v8i16 wd,v16u8 ws,v16u8 wt);

#### **Return Value**

```
wd[0] := wd[0] - (ws[0]*wt[0] + ws[1]*wt[1]);

wd[1] := wd[1] - (ws[2]*wt[2] + ws[3]*wt[3]);

......

wd[7] := wd[7] - (ws[14]*wt[14] + ws[15]*wt[15]);
```

### Requirements

Header:#include<msa.h>

#### *2.1.16.2.* v4i32

```
__builtin_msa_dpsub_u_w(v4i32,v8u16,v8u16)
```

### **Specific**

Vector Unsigned Dot Product and Subtract.

v4i32 wd \_\_builtin\_msa\_dpsub\_u\_w(v4i32 wd,v8u16 ws,v8u16 wt);

$$wd[0] := wd[0] - (ws[0]*wt[0] + ws[1]*wt[1]);$$
 $wd[1] := wd[1] - (ws[2]*wt[2] + ws[3]*wt[3]);$ 
 $wd[2] := wd[2] - (ws[4]*wt[4] + ws[5]*wt[5]);$ 
 $wd[3] := wd[3] - (ws[6]*wt[6] + ws[7]*wt[7]);$ 

Header:#include<msa.h>

#### *2.1.16.3.* v2i64

## **Specific**

Vector Unsigned Dot Product and Subtract.

$$v2i64 \text{ wd} = \_builtin\_msa\_dpsub\_u\_d(v2i64 \text{ wd},v4u32 \text{ ws},v4u32 \text{ wt});$$

#### **Return Value**

$$wd[0] := wd[0] - (ws[0]*wt[0] + ws[1]*wt[1]);$$
  
 $wd[1] := wd[1] - (ws[2]*wt[2] + ws[3]*wt[3]);$ 

### Requirements

Header:#include<msa.h>

## *2.1.17.* DIV\_S.df

# 2.1.17.1. v16i8 \_\_builtin\_msa\_div\_s\_b(v16i8,v16i8)

### **Specific**

Vector Signed Divide.

```
v16i8 wd = __builtin_msa_div_s_b(v16i8 ws,v16i8 wt);

Return Value

wd[0] := ws[0] / wt[0];

wd[1] := ws[1] / wt[1];

.....

wd[15] := ws[15] / wt[15];

Requirements

Header:#include<msa.h>
```

## 2.1.17.2. v8i16 \_\_builtin\_msa\_div\_s\_h(v8i16,v8i16)

## **Specific**

Vector Signed Divide.

v8i16 wd = \_\_builtin\_msa\_div\_s\_h(v8i16 ws,v8i16 wt);

### **Return Value**

```
wd[0] := ws[0] / wt[0];
wd[1] := ws[1] / wt[1];
.....
wd[7] := ws[7] / wt[7];
```

## Requirements

Header:#include<msa.h>

# 2.1.17.3. v4i32 \_\_builtin\_msa\_div\_s\_w(v4i32,v4i32)

## **Specific**

Vector Signed Divide.

```
v4i32 wd = __builtin_msa_div_s_w(v4i32 ws,v4i32 wt);
```

### **Return Value**

```
wd[0] := ws[0] / wt[0];
wd[1] := ws[1] / wt[1];
wd[2] := ws[2] / wt[2];
```

$$wd[3] := ws[3] / wt[3];$$

## Requirements

Header:#include<msa.h>

# 2.1.17.4. v2i64 \_\_builtin\_msa\_div\_s\_d(v2i64,v2i64)

# **Specific**

Vector Signed Divide.

```
v2i64 wd = __builtin_msa_div_s_d(v2i64 ws,v2i64 wt);
```

### **Return Value**

```
wd[0] := ws[0] / wt[0];
wd[1] := ws[1] / wt[1];
```

## Requirements

Header:#include<msa.h>

## *2.1.18.* DIV\_U.df

## 2.1.18.1. v16u8 \_\_builtin\_msa\_div\_u\_b(v16u8,v16u8)

## **Specific**

Vector Unsigned Divide.

v16u8 wd = \_\_builtin\_msa\_div\_u\_b(v16u8 ws,v16u8 wt);

### **Return Value**

```
wd[0] := ws[0] / wt[0];
```

wd[1] := ws[1] / wt[1];

.....

wd[15] := ws[15] / wt[15];

### Requirements

Header:#include<msa.h>

# 2.1.18.2. v8u16 \_\_builtin\_msa\_div\_u\_h(v8u16,v8u16)

## **Specific**

Vector Unsigned Divide.

v8u16 wd = \_\_builtin\_msa\_div\_u\_h(v8u16 ws,v8u16 wt);

#### **Return Value**

```
wd[0] := ws[0] / wt[0];
```

wd[1] := ws[1] / wt[1];

.....

wd[7] := ws[7] / wt[7];

Header:#include<msa.h>

# 2.1.18.3. v4u32 \_\_builtin\_msa\_div\_u\_w(v4u32,v4u32)

## **Specific**

Vector Unsigned Divide.

v4u32 wd = \_\_builtin\_msa\_div\_u\_w(v4u32 ws,v4u32 wt);

### **Return Value**

```
wd[0] := ws[0] / wt[0];
```

wd[1] := ws[1] / wt[1];

wd[2] := ws[2] / wt[2];

wd[3] := ws[3] / wt[3];

### Requirements

Header:#include<msa.h>

# 2.1.18.4. v2u64 \_\_builtin\_msa\_div\_u\_d(v2u64,v2u64)

## **Specific**

Vector Unsigned Divide.

 $v2u64 \text{ wd} = \_\_builtin\_msa\_div\_u\_d(v2u64 \text{ ws,}v2u64 \text{ wt)};$ 

#### **Return Value**

wd[0] := ws[0] / wt[0];

wd[1] := ws[1] / wt[1];

## Requirements

#### 2.1.19. MADDV.df

## 2.1.19.1. v16i8 \_\_builtin\_msa\_maddv \_b(v16i8,v16i8,v16i8)

## **Specific**

Vector Multiply-Add.

v16i8 wd = \_\_builtin\_msa\_maddv \_b(v16i8 wd,v16i8 ws,v16i8 wt);

#### **Return Value**

```
wd[0] := wd[0] + ws[0]*wt[0];
```

wd[1] := wd[1] + ws[1]\*wt[1];

.....

wd[15] := wd[15] + ws[15]\*wt[15];

#### Requirements

Header:#include<msa.h>

# 2.1.19.2. v8i16 \_\_builtin\_msa\_maddv\_h(v8i16,v8i16,v8i16)

### **Specific**

Vector Multiply-Add.

v8i16 wd = \_\_builtin\_msa\_maddv\_h(v8i16 wd,v8i16 ws,v8i16 wt);

#### **Return Value**

```
wd[0] := wd[0] + ws[0]*wt[0];
```

wd[1] := wd[1] + ws[1]\*wt[1];

.....

$$wd[7] := wd[7] + ws[7]*wt[7];$$

### Requirements

Header:#include<msa.h>

## 2.1.19.3. v4i32 \_\_builtin\_msa\_maddv\_w(v4i32,v4i32,v4i32)

## **Specific**

Vector Multiply-Add.

```
v4i32 wd = __builtin_msa_maddv_w(v4i32 wd,v4i32 ws,v4i32 wt);
```

#### **Return Value**

```
wd[0] := wd[0] + ws[0]*wt[0];
```

wd[1] := wd[1] + ws[1]\*wt[1];

wd[2] := wd[2] + ws[2]\*wt[2];

wd[3] := wd[3] + ws[3]\*wt[3];

## Requirements

Header:#include<msa.h>

# 2.1.19.4. v2i64 \_\_builtin\_msa\_maddv\_d(v2i64,v2i64,v2i64)

## **Specific**

Vector Multiply-Add.

v2i64 wd = \_\_builtin\_msa\_maddv\_d(v2i64 wd,v2i64 ws,v2i64 wt);

#### **Return Value**

wd[0] := wd[0] + ws[0]\*wt[0];

```
wd[1] := wd[1] + ws[1]*wt[1];
```

Header:#include<msa.h>

## *2.1.20.* MAX\_A.df

## 2.1.20.1. v16i8 \_\_builtin\_msa\_max\_a\_b(v16i8,v16i8)

### **Specific**

Vector Maximum of Absolute Values.

```
v16i8 wd = __builtin_msa_max_a_b(v16i8 ws,v16i8 wt);
```

#### **Return Value**

```
wd[0] := (abs(ws[0], 8) > abs(wt[0], 8)) ? ws[0] : wt[0];

wd[1] := (abs(ws[1], 8) > abs(wt[1], 8)) ? ws[1] : wt[1];
```

w15 := (abs(ws[15], 8) > abs(wt[15], 8)) ? ws[15] : wt[15];

### Requirements

Header:#include<msa.h>

# 2.1.20.2. v8i16 \_\_builtin\_msa\_max\_a\_h(v8i16,v8i16)

### **Specific**

Vector Maximum of Absolute Values.

 $v8i16 \text{ wd} = \_builtin\_msa\_max\_a\_h(v8i16 \text{ ws},v8i16 \text{ wt});$ 

Header:#include<msa.h>

## 2.1.20.3. v4i32 \_\_builtin\_msa\_max\_a\_w(v4i32,v4i32)

## **Specific**

Vector Maximum of Absolute Values.

#### **Return Value**

```
wd[0] := (abs(ws[0], 32) > abs(wt[0], 32)) ? ws[0] : wt[0];
wd[1] := (abs(ws[1], 32) > abs(wt[1], 32)) ? ws[1] : wt[1];
wd[2] := (abs(ws[2], 32) > abs(wt[2], 32)) ? ws[2] : wt[2];
wd[3] := (abs(ws[3], 32) > abs(wt[3], 32)) ? ws[3] : wt[3];
```

### Requirements

Header:#include<msa.h>

# 2.1.20.4. v2i64 \_\_builtin\_msa\_max\_a\_d(v2i64,v2i64)

## **Specific**

Vector Maximum of Absolute Values.

$$v2i64 \text{ wd} = \_\_builtin\_msa\_max\_a\_d(v2i64 \text{ ws,}v2i64 \text{ wt})$$

#### **Return Value**

$$wd[0] := (abs(ws[0], 64) > abs(wt[0], 64)) ? ws[0] : wt[0];$$
  
 $wd[1] := (abs(ws[1], 64) > abs(wt[1], 64)) ? ws[1] : wt[1];$ 

### Requirements

Header:#include<msa.h>

## *2.1.21.* MIN\_A.df

## 2.1.21.1. v16i8 \_\_builtin\_msa\_min\_a\_b(v16i8,v16i8)

### **Specific**

Vector Minimum of Absolute Values.

```
v16i8 wd = __builtin_msa_min_a_b(v16i8 ws,v16i8 wt);
```

#### **Return Value**

```
wd[0] := (abs(ws[0], 8) < abs(wt[0], 8)) ? ws[0] : wt[0];
wd[1] := (abs(ws[1], 8) < abs(wt[1], 8)) ? ws[1] : wt[1];
...</pre>
```

$$wd[15] := (abs(ws[15], 8) < abs(wt[15], 8)) ? ws[15] : wt[15];$$

#### Requirements

Header:#include<msa.h>

# 2.1.21.2. v8i16 \_\_builtin\_msa\_min\_a\_h(v8i16,v8i16)

### **Specific**

Vector Minimum of Absolute Values.

```
v8i16 \text{ wd} = \_builtin\_msa\_min\_a\_h(v8i16 \text{ ws,}v8i16 \text{ wt)};
```

#### **Return Value**

wd[7] := (abs(ws[7], 16) < abs(wt[7], 16)) ? ws[7] : wt[7];

### Requirements

Header:#include<msa.h>

# 2.1.21.3. v4i32 \_\_builtin\_msa\_min\_a\_w(v4i32,v4i32)

## **Specific**

Vector Minimum of Absolute Values.

#### **Return Value**

#### Requirements

Header:#include<msa.h>

## 2.1.21.4. v2i64 \_\_builtin\_msa\_min\_a\_d(v2i64,v2i64)

## **Specific**

Vector Minimum of Absolute Values.

```
v2i64 \text{ wd} = \_builtin\_msa\_min\_a\_d(v2i64 \text{ ws}, v2i64 \text{ wt});
```

#### **Return Value**

```
wd[0] := (abs(ws[0], 64) < abs(wt[0], 64)) ? ws[0] : wt[0];
wd[1] := (abs(ws[1], 64) < abs(wt[1], 64)) ? ws[1] : wt[1];
```

## Requirements

Header:#include<msa.h>

### *2.1.22.* MAX\_S.df

# 2.1.22.1. v16i8 \_\_builtin\_msa\_max\_s\_b(v16i8,v16i8)

### **Specific**

Vector Signed Maximum.

```
v16i8 \text{ wd} = \_builtin\_msa\_max\_s\_b(v16i8 \text{ ws,}v16i8 \text{ wt});
```

#### **Return Value**

```
wd[0] := (ws[0] > wt[0]) ? ws[0] : wt[0];
wd[1] := (ws[1] > wt[1]) ? ws[1] : wt[1];
...
wd[15] := (ws[15] > wt[15]) ? ws[15] : wt[15];
```

### Requirements

Header:#include<msa.h>

## 2.1.22.2. v8i16 \_\_builtin\_msa\_max\_s\_h(v8i16,v8i16)

### **Specific**

Vector Signed Maximum.

```
v8i16 wd = __builtin_msa_max_s_h(v8i16 ws,v8i16 wt);
```

#### **Return Value**

```
wd[0] := (ws[0] > wt[0]) ? ws[0] : wt[0];
wd[1] := (ws[1] > wt[1]) ? ws[1] : wt[1];
...
wd[7] := (ws[7] > wt[7]) ? ws[7] : wt[7];
```

## Requirements

Header:#include<msa.h>

# 2.1.22.3. v4i32 \_\_builtin\_msa\_max\_s\_w(v4i32,v4i32)

#### **Specific**

Vector Signed Maximum.

```
v4i32 wd = __builtin_msa_max_s_w(v4i32 ws,v4i32 wt);
```

#### **Return Value**

```
wd[0] := (ws[0] > wt[0]) ? ws[0] : wt[0];
wd[1] := (ws[1] > wt[1]) ? ws[1] : wt[1];
wd[2] := (ws[2] > wt[2]) ? ws[2] : wt[2];
wd[3] := (ws[3] > wt[3]) ? ws[3] : wt[3];
```

### Requirements

Header:#include<msa.h>

## 2.1.22.4. v2i64 \_\_builtin\_msa\_max\_s\_d(v2i64,v2i64)

## **Specific**

Vector Signed Maximum.

v2i64 wd = \_\_builtin\_msa\_max\_s\_d(v2i64 ws,v2i64 wt);

### **Return Value**

```
wd[0] := (ws[0] > wt[0]) ? ws[0] : wt[0];

wd[1] := (ws[1] > wt[1]) ? ws[1] : wt[1];
```

### Requirements

Header:#include<msa.h>

## *2.1.23.* MAXI\_S.df

### 2.1.23.1. v16i8

\_\_builtin\_msa\_maxi\_s\_b(v16i8,imm\_n16\_15)

### **Specific**

Immediate Signed Maximum.

v16i8 wd = \_\_builtin\_msa\_maxi\_s\_b(v16i8 ws,imm\_n16\_15 s5)

#### **Return Value**

```
wd[0] := (ws[0] > s5) ? ws[0] : s5;
wd[1] := (ws[1] > s5) ? ws[1] : s5;
```

...

```
wd[15] := (ws[15] > s5) ? ws[15] : s5;
```

Header:#include<msa.h>

## 2.1.23.2. v8i16

```
__builtin_msa_maxi_s_h(v8i16,imm_n16_15)
```

## **Specific**

Immediate Signed Maximum.

```
v8i16 wd = __builtin_msa_maxi_s_h(v8i16 ws,imm_n16_15 s5);
```

### **Return Value**

```
wd[0] := (ws[0] > s5) ? ws[0] : s5;
```

$$wd[1] := (ws[1] > s5) ? ws[1] : s5;$$

...

$$wd[7] := (ws[7] > s5) ? ws[7] : s5;$$

## Requirements

Header:#include<msa.h>

# *2.1.23.3.* v4i32

### **Specific**

Immediate Signed Maximum.

```
v4i32 wd = __builtin_msa_maxi_s_w(v4i32 ws,imm_n16_15 s5);
```

$$wd[0] := (ws[0] > s5) ? ws[0] : s5;$$

$$wd[1] := (ws[1] > s5) ? ws[1] : s5;$$

$$wd[2] := (ws[2] > s5) ? ws[2] : s5;$$

$$wd[3] := (ws[3] > s5) ? ws[3] : s5;$$

Header:#include<msa.h>

### *2.1.23.4.* v2i64

## **Specific**

Immediate Signed Maximum.

#### **Return Value**

$$wd[0] := (ws[0] > s5) ? ws[0] : s5;$$

$$wd[1] := (ws[1] > s5) ? ws[1] : s5;$$

## Requirements

Header:#include<msa.h>

## 2.1.24. MAX\_U.df

# 2.1.24.1. v16u8 \_\_builtin\_msa\_max\_u\_b(v16u8,v16u8)

## **Specific**

Vector Unsigned Maximum.

```
v16u8 wd = \_builtin\_msa\_max\_u\_b(v16u8 ws,v16u8 wt);
```

#### **Return Value**

```
wd[0] := (ws[0] > wt[0]) ? ws[0] : wt[0];
wd[1] := (ws[1] > wt[1]) ? ws[1] : wt[1];
...
wd[15] := (ws[15] > wt[15]) ? ws[15] : wt[15];
```

## Requirements

Header:#include<msa.h>

## 2.1.24.2. v8u16 \_\_builtin\_msa\_max\_u\_h(v8u16,v8u16)

## **Specific**

Vector Unsigned Maximum.

```
v8u16 wd = __builtin_msa_max_u_h(v8u16 ws,v8u16 wt);
```

### **Return Value**

```
wd[0] := (ws[0] > wt[0]) ? ws[0] : wt[0];
wd[1] := (ws[1] > wt[1]) ? ws[1] : wt[1];
...
wd[7] := (ws[7] > wt[7]) ? ws[7] : wt[7];
```

#### Requirements

Header:#include<msa.h>

## 2.1.24.3. v4u32 \_\_builtin\_msa\_max\_u\_w(v4u32,v4u32)

# **Specific**

Vector Unsigned Maximum.

```
v4u32 wd = __builtin_msa_max_u_w(v4u32 ws,v4u32 wt);
```

#### **Return Value**

```
wd[0] := (ws[0] > wt[0]) ? ws[0] : wt[0];
wd[1] := (ws[1] > wt[1]) ? ws[1] : wt[1];
wd[2] := (ws[2] > wt[2]) ? ws[2] : wt[2];
wd[3] := (ws[3] > wt[3]) ? ws[3] : wt[3];
```

## Requirements

Header:#include<msa.h>

# 2.1.24.4. v2u64 \_\_builtin\_msa\_max\_u\_d(v2u64,v2u64)

## **Specific**

Vector Unsigned Maximum.

```
v2u64 \text{ wd} = \_builtin\_msa\_max\_u\_d(v2u64 \text{ ws,}v2u64 \text{ wt});
```

#### **Return Value**

```
wd[0] := (ws[0] > wt[0]) ? ws[0] : wt[0];

wd[1] := (ws[1] > wt[1]) ? ws[1] : wt[1];
```

## Requirements

Header:#include<msa.h>

### 2.1.25. MAXI U.df

## 2.1.25.1. v16u8 \_\_builtin\_msa\_maxi\_u\_b(v16i8,imm0\_31)

## **Specific**

Immediate Unsigned Maximum.

 $v16u8 \text{ wd} = \_builtin\_msa\_maxi\_u\_b(v16i8 \text{ ws,imm0}\_31 \text{ u5});$ 

### **Return Value**

```
wd[0] := (ws[0] > u5) ? ws[0] : u5;
```

wd[1] := (ws[1] > u5) ? ws[1] : u5;

•••

wd[15] := (ws[15] > u5) ? ws[15] : u5;

### Requirements

Header:#include<msa.h>

# 2.1.25.2. v8u16 \_\_builtin\_msa\_maxi\_u\_h(v8i16,imm0\_31)

### **Specific**

Immediate Unsigned Maximum.

v8u16 wd = \_\_builtin\_msa\_maxi\_u\_h(v8i16 ws,imm0\_31 u5);

#### **Return Value**

$$wd[0] := (ws[0] > u5) ? ws[0] : u5;$$

$$wd[1] := (ws[1] > u5) ? ws[1] : u5;$$

• • •

wd[7] := (ws[7] > u5) ? ws[7] : u5;

Header:#include<msa.h>

## 2.1.25.3. v4u32 \_\_builtin\_msa\_maxi\_u\_w(v4i32,imm0\_31)

## **Specific**

Immediate Unsigned Maximum.

 $v4u32 wd = \_builtin_msa_maxi_u_w(v4i32 ws,imm0_31 u5);$ 

#### **Return Value**

```
wd[0] := (ws[0] > u5) ? ws[0] : u5;
```

$$wd[1] := (ws[1] > u5) ? ws[1] : u5;$$

$$wd[2] := (ws[2] > u5) ? ws[2] : u5;$$

$$wd[3] := (ws[3] > u5) ? ws[3] : u5;$$

## Requirements

Header:#include<msa.h>

# 2.1.25.4. v2u64 \_\_builtin\_msa\_maxi\_u\_d(v2i64,imm0\_31)

## **Specific**

Immediate Unsigned Maximum.

 $v2u64 \text{ wd} = \_builtin\_msa\_maxi\_u\_d(v2i64 \text{ ws,imm0}\_31 \text{ u5});$ 

#### **Return Value**

$$wd[0] := (ws[0] > u5) ? ws[0] : u5;$$

$$wd[1] := (ws[1] > u5) ? ws[1] : u5;$$

## Requirements

## *2.1.26.* MIN\_S.df

## 2.1.26.1. v16i8 \_\_builtin\_msa\_min\_s\_b(v16i8,v16i8)

## **Specific**

Vector Signed Minimum.

v16i8 wd = \_\_builtin\_msa\_min\_s\_b(v16i8 ws,v16i8 wt);

#### **Return Value**

```
wd[0] := (ws[0] < wt[0]) ? ws[0] : wt[0];
```

wd[1] := (ws[1] < wt[1]) ? ws[1] : wt[1];

•••

wd[15] := ( ws[15] < wt[15]) ? ws[15] : wt[15];

### Requirements

Header:#include<msa.h>

# 2.1.26.2. v8i16 \_\_builtin\_msa\_min\_s\_h(v8i16,v8i16)

### **Specific**

Vector Signed Minimum.

v8i16 wd[0] = \_\_builtin\_msa\_min\_s\_h(v8i16 ws,v8i16 wt);

$$wd[0] := (ws[0] < wt[0]) ? ws[0] : wt[0];$$

$$wd[1] := (ws[1] < wt[1]) ? ws[1] : wt[1];$$

...

$$wd[7] := (ws[7] < wt[7]) ? ws[7] : wt[7];$$

### Requirements

Header:#include<msa.h>

## 2.1.26.3. v4i32 \_\_builtin\_msa\_min\_s\_w(v4i32,v4i32)

## **Specific**

Vector Signed Minimum.

```
v4i32 wd = __builtin_msa_min_s_w(v4i32 ws,v4i32 wt);
```

#### **Return Value**

```
wd[0] := (ws[0] < wt[0]) ? ws[0] : wt[0];
wd[1] := (ws[1] < wt[1]) ? ws[1] : wt[1];
wd[2] := (ws[2] < wt[2]) ? ws[2] : wt[2];
wd[3] := (ws[3] < wt[3]) ? ws[3] : wt[3];
```

## Requirements

Header:#include<msa.h>

# 2.1.26.4. v2i64 \_\_builtin\_msa\_min\_s\_d(v2i64,v2i64)

### **Specific**

Vector Signed Minimum.

```
v2i64 wd = __builtin_msa_min_s_d(v2i64 ws,v2i64 wt);
```

$$wd[0] := (ws[0] < wt[0]) ? ws[0] : wt[0];$$

```
wd[1] := (ws[1] < wt[1]) ? ws[1] : wt[1];
```

Header:#include<msa.h>

## *2.1.27.* MINI\_S.df

# 2.1.27.1. v16i8 \_\_builtin\_msa\_mini\_s\_b(v16i8,imm\_n16\_15)

## **Specific**

Immediate Signed Minimum.

```
v16i8 wd = __builtin_msa_mini_s_b(v16i8 ws,imm_n16_15 s5);
```

#### **Return Value**

```
wd[0] := (ws[0] < s5) ? ws[0] : s5;
wd[1] := (ws[1] < s5) ? ws[1] : s5;
```

•••

$$wd[15] := (ws[15] < s5) ? ws[15] : s5;$$

## Requirements

Header:#include<msa.h>

# 2.1.27.2. v8i16 \_\_builtin\_msa\_mini\_s\_h(v8i16,imm\_n16\_15)

## **Specific**

Immediate Signed Minimum.

```
v8i16 wd = __builtin_msa_mini_s_h(v8i16 ws,imm_n16_15 s5);
```

# wd[7] := (ws[7] < s5) ? ws[7] : s5;

### Requirements

Header:#include<msa.h>

### *2.1.27.3.* v4i32

## **Specific**

Immediate Signed Minimum.

#### **Return Value**

## Requirements

Header:#include<msa.h>

# 2.1.27.4. v2i64 \_\_builtin\_msa\_mini\_s\_d(v2i64,imm\_n16\_15)

## **Specific**

Immediate Signed Minimum.

```
v2i64 wd = __builtin_msa_mini_s_d(v2i64 ws,imm_n16_15 s5);
```

```
wd[0] := (ws[0] < s5) ? ws[0] : s5;
wd[1] := (ws[1] < s5) ? ws[1] : s5;
```

### Requirements

Header:#include<msa.h>

## *2.1.28.* MIN\_U.df

## 2.1.28.1. v16u8 \_\_builtin\_msa\_min\_u\_b(v16u8,v16u8)

## **Specific**

Vector Unsigned Minimum.

```
v16u8 wd = \_builtin\_msa\_min\_u\_b(v16u8 ws,v16u8 wt);
```

#### **Return Value**

```
wd[0] := (ws[0] < wt[0]) ? ws[0] : wt[0];
wd[1] := (ws[1] < wt[1]) ? ws[1] : wt[1];
...
wd[15] := (ws[15] < wt[15]) ? ws[15] : wt[15];
```

### Requirements

Header:#include<msa.h>

## 2.1.28.2. v8u16 \_\_builtin\_msa\_min\_u\_h(v8u16,v8u16)

### **Specific**

Vector Unsigned Minimum.

### **Return Value**

```
wd[0] := (ws[0] < wt[0]) ? ws[0] : wt[0];
wd[1] := (ws[1] < wt[1]) ? ws[1] : wt[1];
...
wd[7] := (ws[7] < wt[7]) ? ws[7] : wt[7];
```

## Requirements

Header:#include<msa.h>

# 2.1.28.3. v4u32 \_\_builtin\_msa\_min\_u\_w(v4u32,v4u32)

## **Specific**

Vector Unsigned Minimum.

```
v4u32 wd = \_builtin_msa_min_u_w(v4u32 ws,v4u32 wt);
```

### **Return Value**

```
wd[0] := (ws[0] < wt[0]) ? ws[0] : wt[0];
wd[1] := (ws[1] < wt[1]) ? ws[1] : wt[1];
wd[2] := (ws[2] < wt[2]) ? ws[2] : wt[2];
wd[3] := (ws[3] < wt[3]) ? ws[3] : wt[3];
```

### Requirements

Header:#include<msa.h>

## 2.1.28.4. v2u64 \_\_builtin\_msa\_min\_u\_d(v2u64,v2u64)

## **Specific**

Vector Unsigned Minimum.

```
v2u64 \text{ wd} = \_\_builtin\_msa\_min\_u\_d(v2u64 \text{ ws,}v2u64 \text{ wt});
```

### **Return Value**

```
wd[0] := (ws[0] < wt[0]) ? ws[0] : wt[0];
wd[1] := (ws[1] < wt[1]) ? ws[1] : wt[1];
```

## Requirements

Header:#include<msa.h>

## *2.1.29.* MINI\_U.df

# 2.1.29.1. v16u8 \_\_builtin\_msa\_mini\_u\_b(v16i8,imm0\_31)

## **Specific**

Immediate Unsigned Minimum.

```
v16u8 \text{ wd} = \_builtin\_msa\_mini\_u\_b(v16i8 \text{ ws,imm0}\_31 \text{ u5});
```

### **Return Value**

```
wd[0] := (ws[0] < u5) ? ws[0] : u5;
wd[1] := (ws[1] < u5) ? ws[1] : u5;
...
wd[15] := ( ws[15] < u5) ? ws[15] : u5;
```

### Requirements

Header:#include<msa.h>

## 2.1.29.2. v8u16 \_\_builtin\_msa\_mini\_u\_h(v8i16,imm0\_31)

## **Specific**

Immediate Unsigned Minimum.

 $v8u16 wd = \__builtin\_msa\_mini\_u\_h(v8i16 ws,imm0\_31 u5);$ 

### **Return Value**

```
wd[0] := (ws[0] < u5) ? ws[0] : u5;
wd[1] := (ws[1] < u5) ? ws[1] : u5;
```

•••

wd[7] := (ws[7] < u5) ? ws[7] : u5;

## Requirements

Header:#include<msa.h>

## 2.1.29.3. v4u32 \_\_builtin\_msa\_mini\_u\_w(v4i32,imm0\_31)

## **Specific**

Immediate Unsigned Minimum.

 $v4u32 wd = \_builtin\_msa\_mini\_u\_w(v4i32 ws,imm0\_31 u5);$ 

### **Return Value**

$$wd[0] := (ws[0] < u5) ? ws[0] : u5;$$

$$wd[1] := (ws[1] < u5) ? ws[1] : u5;$$

$$wd[2] := (ws[2] < u5) ? ws[2] : u5;$$

$$wd[3] := (ws[3] < u5) ? ws[3] : u5;$$

### Requirements

## 2.1.29.4. v2u64 \_\_builtin\_msa\_mini\_u\_d(v2i64,imm0\_31)

## **Specific**

Immediate Unsigned Minimum.

```
v2u64 \text{ wd} = \_builtin\_msa\_mini\_u\_d(v2i64 \text{ ws,imm0}\_31 \text{ u5});
```

### **Return Value**

```
wd[0] := (ws[0] < u5) ? ws[0] : u5;
wd[1] := (ws[1] < u5) ? ws[1] : u5;
```

### Requirements

Header:#include<msa.h>

### *2.1.30.* MSUBV.df

## 2.1.30.1. v16i8 \_\_builtin\_msa\_msubv\_b(v16i8,v16i8,v16i8)

### **Specific**

Vector Multiply-Subtract.

```
v16i8 wd = __builtin_msa_msubv_b(v16i8 wd ,v16i8 ws,v16i8 wt);
```

```
wd[0] := wd[0] - ws[0] * wt[0];
wd[1] := wd[1] - ws[1] * wt[1];
...
wd[15] := wd[15] - ws[15] * wt[15];
```

Header:#include<msa.h>

## 2.1.30.2. v8i16 \_\_builtin\_msa\_msubv\_h(v8i16,v8i16,v8i16)

## **Specific**

Vector Multiply-Subtract.

v8i16 wd = \_\_builtin\_msa\_msubv\_h(v8i16 wd ,v8i16 ws,v8i16 wt);

### **Return Value**

```
wd[0] := wd[0] - ws[0] * wt[0];
wd[1] := wd[1] - ws[1] * wt[1];
...
wd[7] := wd[7] - ws[7] * wt[7];
```

### Requirements

Header:#include<msa.h>

# 2.1.30.3. v4i32 \_\_builtin\_msa\_msubv\_w(v4i32,v4i32,v4i32)

## **Specific**

Vector Multiply-Subtract.

v4i32 wd = \_\_builtin\_msa\_msubv\_w(v4i32 wd,v4i32 ws,v4i32 wt);

```
wd[0] := wd[0] - ws[0] * wt[0];
wd[1] := wd[1] - ws[1] * wt[1];
wd[2] := wd[2] - ws[2] * wt[2];
```

```
wd[3] := wd[3] - ws[3] * wt[3];
```

Header:#include<msa.h>

# 2.1.30.4. v2i64 \_\_builtin\_msa\_msubv\_d(v2i64,v2i64,v2i64)

### **Specific**

Vector Multiply-Subtract.

v2i64 wd = \_\_builtin\_msa\_msubv\_d(v2i64 wd,v2i64 ws,v2i64 wt);

### **Return Value**

```
wd[0] := wd[0] - ws[0] * wt[0];
```

wd[1] := wd[1] - ws[1] \* wt[1];

### Requirements

Header:#include<msa.h>

### *2.1.31.* MULV.df

# 2.1.31.1. v16i8 \_\_builtin\_msa\_msubv\_b(v16i8,v16i8)

## **Specific**

Vector Multiply.

v16i8 wd = \_\_builtin\_msa\_msubv\_b(v16i8 ws,v16i8 wt);

### **Return Value**

```
wd[0] := ws[0] * wt[0];
```

wd[1] := ws[1] \* wt[1];

```
.....
```

```
wd[15] := ws[15] * wt[15];
```

Header:#include<msa.h>

## 2.1.31.2. v8i16 \_\_builtin\_msa\_msubv\_h(v8i16,v8i16)

## **Specific**

```
Vector Multiply.
```

```
v8i16 wd = __builtin_msa_msubv_h(v8i16 ws,v8i16 wt);
```

### **Return Value**

```
wd[0] := ws[0] * wt[0];
```

. . . . . .

$$wd[7] := ws[7] * wt[7];$$

## Requirements

Header:#include<msa.h>

# 2.1.31.3. v4i32 \_\_builtin\_msa\_msubv\_w(v4i32,v4i32)

## **Specific**

Vector Multiply.

```
v4i32 wd = __builtin_msa_msubv_w(v4i32 ws,v4i32 wt);
```

```
wd[0] := ws[0] * wt[0];
wd[1] := ws[1] * wt[1];
wd[2] := ws[2] * wt[2];
wd[3] := ws[3] * wt[3];
```

Header:#include<msa.h>

# 2.1.31.4. v2i64 \_\_builtin\_msa\_msubv\_d(v2i64,v2i64)

### **Specific**

Vector Multiply.

v2i64 wd = \_\_builtin\_msa\_msubv\_d(v2i64 ws,v2i64 wt);

### **Return Value**

$$wd[0] := ws[0] * wt[0];$$
 $wd[1] := ws[1] * wt[1];$ 

## Requirements

Header:#include<msa.h>

## *2.1.32.* MOD\_S.df

# 2.1.32.1. v16i8 \_\_builtin\_msa\_mod\_s\_b(v16i8,v16i8)

## **Specific**

Vector Signed Remainder.

```
v16i8 wd = __builtin_msa_mod_s_b(v16i8 ws,v16i8 wt);
```

```
wd[0] := ws[0] % wt[0];
wd[1] := ws[1] % wt[1];
......
wd[15] := ws[15] % wt[15];
```

## Requirements

Header:#include<msa.h>

# 2.1.32.2. v8i16 \_\_builtin\_msa\_mod\_s\_h(v8i16,v8i16)

## **Specific**

Vector Signed Remainder.

```
v8i16 wd = __builtin_msa_mod_s_h(v8i16 ws,v8i16 wt);
```

### **Return Value**

```
wd[0] := ws[0] % wt[0];
wd[1] := ws[1] % wt[1];
.....
wd[7] := ws[7] % wt[7];
```

## Requirements

Header:#include<msa.h>

# 2.1.32.3. v4i32 \_\_builtin\_msa\_mod\_s\_w(v4i32,v4i32)

## **Specific**

Vector Signed Remainder.

```
v4i32 wd = __builtin_msa_mod_s_w(v4i32 ws,v4i32 wt);
```

wd[0] := ws[0] % wt[0];

wd[1] := ws[1] % wt[1];

wd[2] := ws[2] % wt[2];

wd[3] := ws[3] % wt[3];

### Requirements

Header:#include<msa.h>

## 2.1.32.4. v2i64 \_\_builtin\_msa\_mod\_s\_d(v2i64,v2i64)

## **Specific**

Vector Signed Remainder.

v2i64 wd = \_\_builtin\_msa\_mod\_s\_d(v2i64 ws,v2i64 wt);

### **Return Value**

wd[0] := ws[0] % wt[0];

wd[1] := ws[1] % wt[1];

## Requirements

Header:#include<msa.h>

## 2.1.33. MOD\_U.df

# 2.1.33.1. v16u8 \_\_builtin\_msa\_mod\_u\_b(v16u8,v16u8)

### **Specific**

```
Vector Unsigned Remainder.
```

```
v16u8 wd = __builtin_msa_mod_u_b(v16u8 ws,v16u8 wt);
```

```
wd[0] := ws[0] % wt[0];
wd[1] := ws[1] % wt[1];
.....
```

wd[15] := ws[15] % wt[15];

# Requirements

Header:#include<msa.h>

# 2.1.33.2. v8u16 \_\_builtin\_msa\_mod\_u\_h(v8u16,v8u16)

## **Specific**

Vector Unsigned Remainder.

```
v8u16 wd = __builtin_msa_mod_u_h(v8u16 ws,v8u16 wt);
```

### **Return Value**

```
wd[0] := ws[0] % wt[0];
wd[1] := ws[1] % wt[1];
.....
wd[7] := ws[7] % wt[7];
```

## Requirements

Header:#include<msa.h>

## 2.1.33.3. v4u32 \_\_builtin\_msa\_mod\_u\_w(v4u32,v4u32)

## **Specific**

Vector Unsigned Remainder.

```
v4u32 wd = \_builtin_msa_mod_u_w(v4u32 ws,v4u32 wt);
```

### **Return Value**

```
wd[0] := ws[0] % wt[0];
wd[1] := ws[1] % wt[1];
wd[2] := ws[2] % wt[2];
wd[3] := ws[3] % wt[3];
```

## Requirements

Header:#include<msa.h>

# 2.1.33.4. v2u64 \_\_builtin\_msa\_mod\_u\_d(v2u64,v2u64)

## **Specific**

Vector Unsigned Remainder.

```
v2u64 wd = __builtin_msa_mod_u_d(v2u64 ws,v2u64 wt);
```

### **Return Value**

```
wd[0] := ws[0] % wt[0];
wd[1] := ws[1] % wt[1];
```

## Requirements

Header:#include<msa.h>

```
2.1.34. SAT_S.df
```

## 2.1.34.1. v16i8 \_\_builtin\_msa\_sat\_s\_b(v16i8,imm0\_7)

## **Specific**

Vector Signed Saturate.

v16i8 wd = \_\_builtin\_msa\_sat\_s\_b(v16i8 ws,imm0\_7 m);

### **Return Value**

```
wd[0] := sat_s(ws[0],m,8);

wd[1] := sat_s(ws[1],m,8);
```

.....

 $wd[15] := sat_s(ws[15],m,8);$ 

### Requirements

Header:#include<msa.h>

# 2.1.34.2. v8i16 \_\_builtin\_msa\_sat\_s\_h(v8i16,imm0\_7)

### **Specific**

Vector Signed Saturate.

v8i16 wd = \_\_builtin\_msa\_sat\_s\_h(v8i16 ws,imm0\_7 m);

### **Return Value**

```
wd[0] := sat_s(ws[0],m,16);
```

 $wd[1] := sat_s(ws[1], m, 16);$ 

.....

 $wd[7] := sat_s(ws[7], m, 16);$ 

Header:#include<msa.h>

## 2.1.34.3. v4i32 \_\_builtin\_msa\_sat\_s\_w(v4i32,imm0\_7)

## **Specific**

Vector Signed Saturate.

```
v4i32 wd = __builtin_msa_sat_s_w(v4i32 ws,imm0_7 m);
```

### **Return Value**

```
wd[0] := sat_s(ws[0],m,32);
```

 $wd[1] := sat_s(ws[1],m,32);$ 

 $wd[2] := sat_s(ws[2],m,32);$ 

 $wd[3] := sat_s(ws[3],m,32);$ 

### Requirements

Header:#include<msa.h>

# 2.1.34.4. v2i64 \_\_builtin\_msa\_sat\_s\_d(v2i64,imm0\_7)

### **Specific**

Vector Signed Saturate.

```
v2i64 wd = __builtin_msa_sat_s_d(v2i64 ws,imm0_7 m);
```

### **Return Value**

$$wd[0] := sat_s(ws[0], m, 64);$$

$$wd[1] := sat_s(ws[1], m, 64);$$

### Requirements

Header:#include<msa.h>

### *2.1.35.* SAT\_U.df

## 2.1.35.1. v16u8 \_\_builtin\_msa\_sat\_u\_b(v16u8,imm0\_7)

## **Specific**

Vector Unsigned Saturate.

v16u8 wd = \_\_builtin\_msa\_sat\_u\_b(v16u8 ws,imm0\_7 m);

### **Return Value**

```
wd[0] := sat_u(ws[0],m,8);
```

 $wd[1] := sat_u(ws[1],m,8);$ 

.....

 $wd[15] := sat_u(ws[15],m,8);$ 

### Requirements

Header:#include<msa.h>

# 2.1.35.2. v8u16 \_\_builtin\_msa\_sat\_u\_h(v8u16,imm0\_7)

### **Specific**

Vector Unsigned Saturate.

v8u16 wd = \_\_builtin\_msa\_sat\_u\_h(v8u16 ws,imm0\_7 m);

### **Return Value**

```
wd[0] := sat_u(ws[0], m, 16);
```

 $wd[1] := sat_u(ws[1], m, 16);$ 

.....

$$wd[7] := sat_u(ws[7], m, 16);$$

### Requirements

Header:#include<msa.h>

# 2.1.35.3. v4u32 \_\_builtin\_msa\_sat\_u\_w(v4u32,imm0\_7)

## **Specific**

Vector Unsigned Saturate.

```
v4u32 wd = __builtin_msa_sat_u_w(v4u32 ws,imm0_7 m);
```

### **Return Value**

```
wd[0] := sat_u(ws[0],m,32);
wd[1] := sat_u(ws[1],m,32);
wd[2] := sat_u(ws[2],m,32);
wd[3] := sat_u(ws[3],m,32);
```

## Requirements

Header:#include<msa.h>

# 2.1.35.4. v2u64 \_\_builtin\_msa\_sat\_u\_d(v2u64,imm0\_7)

## **Specific**

Vector Unsigned Saturate.

```
v2u64 wd = __builtin_msa_sat_u_d(v2u64 ws,imm0_7 m);
```

```
wd[0] := sat_u(ws[0], m, 64);
```

```
wd[1] := sat_u(ws[1], m, 64);
```

Header:#include<msa.h>

## 2.1.36. SUBS\_S.df

# 2.1.36.1. v16i8 \_\_builtin\_msa\_subs\_s\_b(v16i8,v16i8)

## **Specific**

Vector Signed Saturated Signed Subtract.

```
v16i8 wd = __builtin_msa_subs_s_b(v16i8 ws,v16i8 wt);
```

### **Return Value**

```
wd[0] := sats(ws[0] - wt[0] , 8);
wd[1] := sats(ws[1] - wt[1] , 8);
......
wd[15] := sats(ws[15] - wt[15] , 8);
```

## Requirements

Header:#include<msa.h>

# 2.1.36.2. v8i16 \_\_builtin\_msa\_subs\_s\_h(v8i16,v8i16)

### **Specific**

Vector Signed Saturated Signed Subtract.

```
v8i16 wd = __builtin_msa_subs_s_h(v8i16 ws,v8i16 wt);
```

```
wd[0] := sats(ws[0] - wt[0] , 16);
wd[1] := sats(ws[1] - wt[1] , 16);
.....
wd[7] := sats(ws[7] - wt[7] , 16);
```

Header:#include<msa.h>

# 2.1.36.3. v4i32 \_\_builtin\_msa\_subs\_s\_w(v4i32,v4i32)

### **Specific**

Vector Signed Saturated Signed Subtract.

```
v4i32 wd = __builtin_msa_subs_s_w(v4i32 ws,v4i32 wt);
```

### **Return Value**

```
wd[0] := sats(ws[0] - wt[0] , 32);
wd[1] := sats(ws[1] - wt[1] , 32);
wd[2] := sats(ws[2] - wt[2] , 32);
wd[3] := sats(ws[3] - wt[3] , 32);
```

### Requirements

Header:#include<msa.h>

# 2.1.36.4. v2i64 \_\_builtin\_msa\_subs\_s\_d(v2i64,v2i64)

## **Specific**

Vector Signed Saturated Signed Subtract.

```
v2i64 wd = __builtin_msa_subs_s_d(v2i64 ws,v2i64 wt);
```

```
wd[0] := sats(ws[0] - wt[0] , 64);
wd[1] := sats(ws[1] - wt[1] , 64);
```

### Requirements

Header:#include<msa.h>

## *2.1.37.* SUBS\_U.df

## 2.1.37.1. v16u8 \_\_builtin\_msa\_subs \_u\_b(v16u8,v16u8)

## **Specific**

Vector Unsigned Saturate Unsigned Subtract.

```
v16u8 wd = __builtin_msa_subs _u_b(v16u8 ws,v16u8 wt);
```

### **Return Value**

```
wd[0] := satu(ws[0] - wt[0]);
wd[1] := satu(ws[1] - wt[1]);
.....
wd[15] := satu(ws[15] - wt[15]);
```

### Requirements

Header:#include<msa.h>

# 2.1.37.2. v8u16 \_\_builtin\_msa\_subs\_u\_h(v8u16,v8u16)

## **Specific**

Vector Unsigned Saturate Unsigned Subtract.

```
v8u16 wd = \__builtin_msa_subs_u_h(v8u16 ws,v8u16 wt);
```

```
wd[0] := satu(ws[0] - wt[0]);
wd[1] := satu(ws[1] - wt[1]);
......
wd[7] := satu(ws[7] - wt[7]);
```

### Requirements

Header:#include<msa.h>

## 2.1.37.3. v4u32 \_\_builtin\_msa\_subs\_u\_w(v4u32,v4u32)

## **Specific**

Vector Unsigned Saturate Unsigned Subtract.

```
v4u32 wd = __builtin_msa_subs_u_w(v4u32 ws,v4u32 wt);
```

### **Return Value**

```
wd[0] := satu(ws[0] - wt[0]);
wd[1] := satu(ws[1] - wt[1]);
wd[2] := satu(ws[2] - wt[2]);
wd[3] := satu(ws[3] - wt[3]);
```

### Requirements

Header:#include<msa.h>

## 2.1.37.4. v2u64 \_\_builtin\_msa\_subs\_u\_d(v2u64,v2u64)

## **Specific**

```
Vector Unsigned Saturate Unsigned Subtract.
```

```
v2u64 wd = __builtin_msa_subs_u_d(v2u64 ws,v2u64 wt);
```

```
wd[0] := satu(ws[0] - wt[0]);
wd[1] := satu(ws[1] - wt[1]);
```

## Requirements

Header:#include<msa.h>

## *2.1.38.* HSUB\_S.df

# 2.1.38.1. v8i16 \_\_builtin\_msa\_hsub\_s\_h(v16i8,v16i8)

## **Specific**

Vector Signed Horizontal Subtract.

```
v8i16 wd = __builtin_msa_hsub_s_h(v16i8 ws,v16i8 wt);
```

### **Return Value**

```
wd[0] := ws[1] - wt[0];
wd[1] := ws[3] - wt[2];
......
wd[7] := ws[15] - wt[14];
```

### Requirements

Header:#include<msa.h>

eg:

signed char  $a[16] = \{12,29,3,4,$ 

```
5,63,64,65,
                  -7,12,9,25,
                  52,93,19,91};
signed char b[16] ={1,2,3,4,
               5,6,7,8,
               9,10,11,12,
               13,14,15,16};
short c[8];
v16i8 va,vb;
v8i16 vc;
va = __builtin_msa_ld_b(a,0);
vb = __builtin_msa_ld_b(b,0);
vc = __builtin_msa_hsub_s_h(va,vb);
__builtin_msa_st_h(vc,c,0);
result:
c[8]={28,1,58,58,3,14,80,76};
2.1.38.2. v4i32 __builtin_msa_hsub_s_w(v8i16,v8i16)
Specific
Vector Signed Horizontal Subtract.
v4i32 wd = __builtin_msa_hsub_s_w(v8i16 ws,v8i16 wt);
```

$$wd[0] := ws[1] - wt[0];$$
 $wd[1] := ws[3] - wt[2];$ 
 $wd[2] := ws[5] - wt[4];$ 

wd[3] := ws[7] - wt[6];

## Requirements

Header:#include<msa.h>

# 2.1.38.3. v2i64 \_\_builtin\_msa\_hsub\_s\_d(v4i32,v4i32)

### **Specific**

Vector Signed Horizontal Subtract.

v2i64 wd = \_\_builtin\_msa\_hsub\_s\_d(v4i32 ws,v4i32 wt);

### **Return Value**

$$wd[0] := ws[1] - wt[0];$$
  
 $wd[1] := ws[3] - wt[2];$ 

### Requirements

Header:#include<msa.h>

## *2.1.39.* HSUB\_U.df

# 2.1.39.1. v8i16 \_\_builtin\_msa\_hsub\_u\_h(v16u8,v16u8)

## **Specific**

Vector Unsigned Horizontal Subtract.

v8i16 wd = \_\_builtin\_msa\_hsub\_u\_h(v16u8 ws,v16u8 wt);

## Requirements

Header:#include<msa.h>

# 2.1.39.2. v4i32 \_\_builtin\_msa\_hsub\_u\_w(v8u16,v8u16)

## **Specific**

Vector Unsigned Horizontal Subtract.

```
v4i32 wd = __builtin_msa_hsub_u_w(v8u16 ws,v8u16 wt);
```

### **Return Value**

```
wd[0] := ws[1] - wt[0];
wd[1] := ws[3] - wt[2];
wd[2] := ws[5] - wt[4];
wd[3] := ws[7] - wt[6];
```

## Requirements

Header:#include<msa.h>

# 2.1.39.3. v2i64 \_\_builtin\_msa\_hsub\_u\_d(v4u32,v4u32)

## **Specific**

Vector Unsigned Horizontal Subtract.

```
v2i64 wd = __builtin_msa_hsub_u_d(v4u32 ws,v4u32 wt);
```

### **Return Value**

```
wd[0] := ws[1] - wt[0];

wd[1] := ws[3] - wt[2];
```

## Requirements

Header:#include<msa.h>

## *2.1.40.* SUBSUU\_S.df

# 2.1.40.1. v16i8 \_\_builtin\_msa\_subsuu \_s\_b(v16u8,v16u8)

## **Specific**

Vector Signed Saturate Unsigned Subtract.

```
v16i8 wd = __builtin_msa_subsuu _s_b(v16u8 ws,v16u8 wt);
```

### **Return Value**

```
wd[0] := sats(ws[0] - wt[0] , 8);
wd[1] := sats(ws[1] - wt[1] , 8);
.....
wd[15] := sats(ws[15] - wt[15] , 8);
```

### Requirements

Header:#include<msa.h>

## 2.1.40.2. v8i16 \_\_builtin\_msa\_subsuu\_s\_h(v8u16,v8u16)

## **Specific**

Vector Signed Saturate Unsigned Subtract.

```
v8i16 wd = __builtin_msa_subsuu_s_h(v8u16 ws,v8u16 wt);
```

### **Return Value**

```
wd[0] := sats(ws[0] - wt[0] , 16);
wd[1] := sats(ws[1] - wt[1] , 16);
......
wd[7] := sats(ws[7] - wt[7] , 16);
```

## Requirements

Header:#include<msa.h>

# 2.1.40.3. v4i32 \_\_builtin\_msa\_subsuu\_s\_w(v4u32,v4u32)

## **Specific**

Vector Signed Saturate Unsigned Subtract.

```
v4i32 wd = __builtin_msa_subsuu_s_w(v4u32 ws,v4u32 wt);
```

### **Return Value**

```
wd[0] := sats(ws[0] - wt[0] , 32);
wd[1] := sats(ws[1] - wt[1] , 32);
wd[2] := sats(ws[2] - wt[2] , 32);
wd[3] := sats(ws[3] - wt[3] , 32);
```

### Requirements

## 2.1.40.4. v2i64 \_\_builtin\_msa\_subsuu\_s\_d(v2u64,v2u64)

## **Specific**

Vector Signed Saturate Unsigned Subtract.

```
v2i64 \text{ wd} = \_\_builtin\_msa\_subsuu\_s\_d(v2u64 \text{ ws,}v2u64 \text{ wt});
```

### **Return Value**

```
wd[0] := sats(ws[0] - wt[0] , 64);
wd[1] := sats(ws[1] - wt[1] , 64);
```

### Requirements

Header:#include<msa.h>

## *2.1.41.* SUBSUS\_U.df

# 2.1.41.1. v16u8 \_\_builtin\_msa\_subsus \_u\_b(v16u8,v16i8)

### **Specific**

Vector Unsigned Saturated Subtract of Signed from Unsigned.

```
v16u8 wd = __builtin_msa_subsus _u_b(v16u8 ws,v16i8 wt);
```

```
wd[0] := subsus_u(ws[0] - wt[0], 8);
wd[1] := subsus_u(ws[1] - wt[1], 8);
.....
wd[15] := subsus_u(ws[15] - wt[15], 8);
```

Header:#include<msa.h>

## 2.1.41.2. v8u16 \_\_builtin\_msa\_subsus\_u\_h(v8u16,v8i16)

## **Specific**

Vector Unsigned Saturated Subtract of Signed from Unsigned.

```
v8u16 wd = __builtin_msa_subsus_u_h(v8u16 ws,v8i16 wt);
```

### **Return Value**

```
wd[0] := subsus_u(ws[0] - wt[0] , 16);
wd[1] := subsus_u(ws[1] - wt[1] , 16);
.....
wd[7] := subsus_u(ws[7] - wt[7] , 16);
```

### Requirements

Header:#include<msa.h>

# 2.1.41.3. v4u32 \_\_builtin\_msa\_subsus\_u\_w(v4u32,v4i32)

## **Specific**

Vector Unsigned Saturated Subtract of Signed from Unsigned.

```
v4u32 wd = __builtin_msa_subsus_u_w(v4u32 ws,v4i32 wt);
```

```
wd[0] := subsus_u(ws[0] - wt[0] , 32);
wd[1] := subsus_u(ws[1] - wt[1] , 32);
wd[2] := subsus_u(ws[2] - wt[2] , 32);
```

```
wd[3] := subsus_u(ws[3] - wt[3], 32);
```

Header:#include<msa.h>

# 2.1.41.4. v2u64 \_\_builtin\_msa\_subsus\_u\_d(v2u64,v2i64)

### **Specific**

Vector Unsigned Saturated Subtract of Signed from Unsigned.

```
v2u64 \text{ wd} = \_builtin\_msa\_subsus\_u\_d(v2u64 \text{ ws,}v2i64 \text{ wt});
```

### **Return Value**

```
wd[0] := subsus_u(ws[0] - wt[0] , 64);
wd[1] := subsus_u(ws[1] - wt[1] , 64);
```

### Requirements

Header:#include<msa.h>

### *2.1.42.* SUBV.df

# 2.1.42.1. v16i8 \_\_builtin\_msa\_subv\_b(v16i8,v16i8)

### **Specific**

Vector Subtract.

```
v16i8 wd = __builtin_msa_subv_b(v16i8 ws,v16i8 wt);
```

```
wd[0] := ws[0] - wt[0];

wd[1] := ws[1] - wt[1];
```

```
•••••
```

wd[15] := ws[15] - wt[15];

### Requirements

Header:#include<msa.h>

# 2.1.42.2. v8i16 \_\_builtin\_msa\_subv\_h(v8i16,v8i16)

## **Specific**

Vector Subtract.

v8i16 wd = \_\_builtin\_msa\_subv\_h(v8i16 ws,v8i16 wt);

### **Return Value**

wd[0] := ws[0] - wt[0];

wd[1] := ws[1] - wt[1];

wd[7] := ws[7] - wt[7];

## Requirements

Header:#include<msa.h>

# 2.1.42.3. v4i32 \_\_builtin\_msa\_subv\_w(v4i32,v4i32)

## **Specific**

Vector Subtract.

v4i32 wd = \_\_builtin\_msa\_subv\_w(v4i32 ws,v4i32 wt);

### **Return Value**

wd[0] := ws[0] - wt[0];

```
wd[1] := ws[1] - wt[1];
wd[2] := ws[2] - wt[2];
wd[3] := ws[3] - wt[3];
```

Header:#include<msa.h>

# 2.1.42.4. v2i64 \_\_builtin\_msa\_subv\_d(v2i64,v2i64)

## **Specific**

Vector Subtract.

v2i64 wd = \_\_builtin\_msa\_subv\_d(v2i64 ws,v2i64 wt);

### **Return Value**

```
wd[0] := ws[0] - wt[0];

wd[1] := ws[1] - wt[1];
```

## Requirements

Header:#include<msa.h>

### *2.1.43.* SUBVI.df

# 2.1.43.1. v16i8 \_\_builtin\_msa\_subvi\_b(v16i8,imm0\_31)

## **Specific**

Immediate Subtract.

v16i8 wd = \_\_builtin\_msa\_subvi\_b(v16i8 ws,imm0\_31 u5);

```
wd[0] := ws[0] - u5;
wd[1] := ws[1] - u5;
.....
wd[15] := ws[15] - u5;
```

Header:#include<msa.h>

# 2.1.43.2. v8i16 \_\_builtin\_msa\_subvi\_h(v8i16,imm0\_31)

## **Specific**

Immediate Subtract.

v8i16 wd = \_\_builtin\_msa\_subvi\_h(v8i16 ws,imm0\_31 u5);

### **Return Value**

```
wd[0] := ws[0] - u5;
wd[1] := ws[1] - u5;
.....
```

wd[7] := ws[7] - u5;

# Requirements

Header:#include<msa.h>

# 2.1.43.3. v4i32 \_\_builtin\_msa\_subvi\_w(v4i32,imm0\_31)

## **Specific**

Immediate Subtract.

v4i32 wd = \_\_builtin\_msa\_subvi\_w(v4i32 ws,imm0\_31 u5);

$$wd[0] := ws[0] - u5;$$

$$wd[1] := ws[1] - u5;$$

$$wd[2] := ws[2] - u5;$$

$$wd[3] := ws[3] - u5;$$

## Requirements

Header:#include<msa.h>

# 2.1.43.4. v2i64 \_\_builtin\_msa\_subvi\_d(v2i64,imm0\_31)

## **Specific**

Immediate Subtract.

### **Return Value**

$$wd[0] := ws[0] - u5;$$

$$wd[1] := ws[1] - u5;$$

## Requirements

Header:#include<msa.h>

## 2.1.44. SATS.df

# 2.1.44.1. v16i8 \_\_builtin\_msa\_sats\_b\_h (v8i16,v8i16)

## **Specific**

Fixed Signed Saturate.

```
v16i8 wd = __builtin_msa_sats_b_h (v8i16 ws,v8i16 wt);
```

```
wd[0] := sats_fixed(wt[0],8);
wd[1] := sats_fixed(wt[1],8);
wd[2] := sats_fixed(wt[2],8);
wd[3] := sats_fixed(wt[3],8);
wd[4] := sats_fixed(wt[4],8);
wd[5] := sats_fixed(wt[5],8);
wd[6] := sats_fixed(wt[6],8);
wd[7] := sats_fixed(wt[7],8);
wd[8] := sats_fixed(ws[0],8);
wd[9] := sats_fixed(ws[1],8);
wd[10] := sats_fixed(ws[2],8);
wd[11] := sats_fixed(ws[3],8);
wd[12] := sats_fixed(ws[4],8);
wd[13] := sats_fixed(ws[5],8);
wd[14] := sats_fixed(ws[6],8);
wd[15] := sats_fixed(ws[7],8);
```

## Requirements

Header:#include<msa.h>

## 2.1.44.2. v8i16 \_\_builtin\_msa\_sats\_h\_w (v4i32,v4i32)

### **Specific**

Fixed Signed Saturate.

```
v8i16 wd = __builtin_msa_sats_h_w (v4i32 ws,v4i32 wt);
```

#### **Return Value**

```
wd[0] := sats_fixed (wt[0],16);
wd[1] := sats_fixed (wt[1],16);
wd[2] := sats_fixed (wt[2],16);
wd[3] := sats_fixed (wt[3],16);
wd[4] := sats_fixed (ws[0],16);
wd[5] := sats_fixed (ws[1],16);
wd[6] := sats_fixed (ws[2],16);
wd[7] := sats_fixed (ws[3],16);
```

#### Requirements

Header:#include<msa.h>

#### *2.1.45.* SATU.df

## 2.1.45.1. v16u8 \_\_builtin\_msa\_satu\_b\_h (v8u16,v8u16)

#### **Specific**

Fixed Unsigned Saturate.

```
v16u8 wd = __builtin_msa_satu_b_h (v8u16 ws,v8u16 wt);
```

```
wd[0] := satu_fixed (wt[0], 8);
wd[1] := satu_fixed (wt[1], 8);
wd[2] := satu_fixed (wt[2], 8);
wd[3] := satu_fixed (wt[3], 8);
wd[4] := satu_fixed (wt[4], 8);
wd[5] := satu_fixed (wt[5], 8);
wd[6] := satu_fixed (wt[6], 8);
wd[7] := satu_fixed (wt[7], 8);
wd[8] := satu_fixed (ws[0], 8);
wd[9] := satu_fixed (ws[1], 8);
wd[10] := satu_fixed (ws[2], 8);
wd[11] := satu_fixed (ws[3], 8);
wd[12] := satu_fixed (ws[4], 8);
wd[13] := satu_fixed (ws[5], 8);
wd[14] := satu_fixed (ws[6], 8);
wd[15] := satu_fixed (ws[7], 8);
```

Header:#include<msa.h>

## 2.1.45.2. v8u16 \_\_builtin\_msa\_satu\_h\_w (v4u32,v4u32)

## **Specific**

Fixed Unsigned Saturate.

```
v8u16 wd = __builtin_msa_satu_h_w (v4u32 ws,v4u32 wt);
```

#### **Return Value**

```
wd[0] := satu_fixed (wt[0], 16);
wd[1] := satu_fixed (wt[1], 16);
wd[2] := satu_fixed (wt[2], 16);
wd[3] := satu_fixed (wt[3], 16);
wd[4] := satu_fixed (ws[0], 16);
wd[5] := satu_fixed (ws[1], 16);
wd[6] := satu_fixed (ws[2], 16);
wd[7] := satu_fixed (ws[3], 16);
```

#### Requirements

Header:#include<msa.h>

#### *2.1.46.* ADDSL.df

## 2.1.46.1. v8i16 \_\_builtin\_msa\_addsl\_h (v16i8,v16i8)

#### **Specific**

Vector Add Left of signed Values.

```
v8i16 wd = __builtin_msa_addsl_h (v16i8 ws,v16i8 wt);
```

#### **Return Value**

```
wd[0] := (short)ws[8] + (short)wt[8];
wd[1] := (short)ws[9] + (short)wt[9];
```

.....

```
wd[7] := (short)ws[15] + (short)wt[15];
```

Header:#include<msa.h>

## 2.1.46.2. v4i32 \_\_builtin\_msa\_addsl\_w (v8i16,v8i16)

#### **Specific**

Vector Add Left of signed Values.

v4i32 wd = \_\_builtin\_msa\_addsl\_w (v8i16 ws,v8i16 wt);

#### **Return Value**

```
wd[0] := (int)ws[4] + (int)wt[4];
```

wd[1] := (int)ws[5] + (int)wt[5];

wd[2] := (int)ws[6] + (int)wt[6];

wd[3] := (int)ws[7] + (int)wt[7];

#### Requirements

Header:#include<msa.h>

#### *2.1.47.* ADDSR.df

## 2.1.47.1. v8i16 \_\_builtin\_msa\_addsr\_h (v16i8,v16i8)

#### **Specific**

Vector Add Right of signed Values.

v8i16 wd = \_\_builtin\_msa\_addsr\_h (v16i8 ws,v16i8 wt);

```
wd[0] := (short)ws[0] + (short)wt[0];
wd[1] := (short)ws[1] + (short)wt[1];
......
wd[7] := (short)ws[7] + (short)wt[7];
```

Header:#include<msa.h>

## 2.1.47.2. v4i32 \_\_builtin\_msa\_addsr\_w (v8i16,v8i16)

### **Specific**

Vector Add Right of signed Values.

v4i32 wd = \_\_builtin\_msa\_addsr\_w (v8i16 ws,v8i16 wt);

#### **Return Value**

```
wd[0] := (int)ws[0] + (int)wt[0];
wd[1] := (int)ws[1] + (int)wt[1];
wd[2] := (int)ws[2] + (int)wt[2];
wd[3] := (int)ws[3] + (int)wt[3];
```

### Requirements

Header:#include<msa.h>

#### *2.1.48.* ADDUL.df

## 2.1.48.1. v8u16 \_\_builtin\_msa\_addul\_h (v16u8,v16u8)

#### **Specific**

```
Vector Add Left of Unsigned Values.
```

```
v8u16 \text{ wd} = \_\_builtin\_msa\_addul\_h (v16u8 \text{ ws,v16u8 wt)};
```

#### **Return Value**

```
wd[0] := (unsigned short)ws[8] + (unsigned short)wt[8];
```

wd[1] := (unsigned short)ws[9] + (unsigned short)wt[9];

.....

wd[7] := (unsigned short)ws[15] + (unsigned short)wt[15];

#### Requirements

Header:#include<msa.h>

## 2.1.48.2. v4u32 \_\_builtin\_msa\_addul\_w (v8u16,v8u16)

#### **Specific**

Vector Add Left of Unsigned Values.

```
v4u32 wd = __builtin_msa_addul_w (v8u16 ws,v8u16 wt);
```

#### **Return Value**

```
wd[0] := (unsigned int)ws[4] + (unsigned int)wt[4];
```

wd[1] := (unsigned int)ws[5] + (unsigned int)wt[5];

wd[2] := (unsigned int)ws[6] + (unsigned int)wt[6];

wd[3] := (unsigned int)ws[7] + (unsigned int)wt[7];

#### Requirements

#### 2.1.49. ADDUR.df

## 2.1.49.1. v8u16 \_\_builtin\_msa\_addur\_h (v16u8,v16u8)

#### **Specific**

Vector Add Right of Unsigned Values.

v8u16 wd = \_\_builtin\_msa\_addur\_h (v16u8 ws,v16u8 wt);

#### **Return Value**

```
wd[0] := (unsigned short)ws[0] + (unsigned short)wt[0];
```

wd[1] := (unsigned short)ws[1] + (unsigned short)wt[1];

•••••

wd[7] := (unsigned short)ws[7] + (unsigned short)wt[7];

#### Requirements

Header:#include<msa.h>

## 2.1.49.2. v4u32 \_\_builtin\_msa\_addur\_w (v8u16,v8u16)

#### **Specific**

Vector Add Right of Unsigned Values.

v4u32 wd = \_\_builtin\_msa\_addur\_w (v8u16 ws,v8u16 wt);

#### **Return Value**

```
wd[0] := (unsigned int)ws[0] + (unsigned int)wt[0];
```

wd[1] := (unsigned int)ws[1] + (unsigned int)wt[1];

wd[2] := (unsigned int)ws[2] + (unsigned int)wt[2];

wd[3] := (unsigned int)ws[3] + (unsigned int)wt[3];

Header:#include<msa.h>

#### *2.1.50.* ACCSL.df

## 2.1.50.1. v8i16 \_\_builtin\_msa\_accsl\_h (v8i16,v16i8)

#### **Specific**

Vector Accumulate Left of Signed Values.

```
v8i16 wd = __builtin_msa_accsl_h (v8i16 wd,v16i8 ws);
```

#### **Return Value**

```
wd[0] := wd[0] + (short)ws[8];
wd[1] := wd[1] + (short)ws[9];
......
```

wd[7] := wd[7] + (short)ws[15];

#### Requirements

Header:#include<msa.h>

## 2.1.50.2. v4i32 \_\_builtin\_msa\_accsl\_w (v4i32,v8i16)

### **Specific**

Vector Accumulate Left of Signed Values.

```
v4i32 wd = __builtin_msa_accsl_w (v4i32 wd,v8i16 ws);
```

```
wd[0] := wd[0] + (int)ws[4];
```

```
wd[1] := wd[1] + (int)ws[5];
wd[2] := wd[2] + (int)ws[6];
wd[3] := wd[3] + (int)ws[7];
```

Header:#include<msa.h>

#### *2.1.51.* ACCSR.df

## 2.1.51.1. v8i16 \_\_builtin\_msa\_accsr\_h (v8i16,v16i8)

### **Specific**

Vector Accumulate Right of Signed Values.

v8i16 wd = \_\_builtin\_msa\_accsr\_h (v8i16 wd,v16i8 ws);

#### **Return Value**

```
wd[0] := wd[0] + (short)ws[0];
wd[1] := wd[1] + (short)ws[1];
......
wd[7] := wd[7] + (short)ws[7];
```

### Requirements

Header:#include<msa.h>

## 2.1.51.2. v4i32 \_\_builtin\_msa\_accsr\_w (v4i32,v8i16)

## **Specific**

Vector Accumulate Right of Signed Values.

```
v4i32 wd = __builtin_msa_accsr_w (v4i32 wd,v8i16 ws);
```

#### **Return Value**

```
wd[0] := wd[0] + (int)ws[0];
wd[1] := wd[1] + (int)ws[1];
wd[2] := wd[2] + (int)ws[2];
wd[3] := wd[3] + (int)ws[3];
```

#### Requirements

Header:#include<msa.h>

#### *2.1.52.* ACCUL.df

## 2.1.52.1. v8u16 \_\_builtin\_msa\_accul\_h (v8u16,v16u8)

## **Specific**

Vector Accumulate Left of Unsigned Values.

```
v8u16 wd = __builtin_msa_accul_h (v8u16 wd,v16u8 ws);
```

#### **Return Value**

```
wd[0] := wd[0] + (unsigned short)ws[8];
wd[1] := wd[1] + (unsigned short)ws[9];
......
wd[7] := wd[7] + (unsigned short)ws[15];
```

#### Requirements

## 2.1.52.2. v4u32 \_\_builtin\_msa\_accul\_w (v4u32,v8u16)

## **Specific**

Vector Accumulate Left of Unsigned Values.

```
v4u32 wd = __builtin_msa_accul_w (v4u32 wd,v8u16 ws);
```

#### **Return Value**

```
wd[0] := wd[0] + (unsigned int)ws[4];
wd[1] := wd[1] + (unsigned int)ws[5];
wd[2] := wd[2] + (unsigned int)ws[6];
wd[3] := wd[3] + (unsigned int)ws[7];
```

#### Requirements

Header:#include<msa.h>

#### 2.1.53. ACCUR.df

## 2.1.53.1. v8u16 \_\_builtin\_msa\_accur\_h (v8u16,v16u8)

## **Specific**

Vector Accumulate Right of Unsigned Values.

```
v8u16 wd = __builtin_msa_accur_h (v8u16 wd,v16u8 ws);
```

```
wd[0] := wd[0] + (unsigned short)ws[0];
wd[1] := wd[1] + (unsigned short)ws[1];
```

```
wd[7] := wd[7] + (unsigned short)ws[7];
```

Header:#include<msa.h>

## 2.1.53.2. v4u32 \_\_builtin\_msa\_accur\_w (v4u32,v8u16)

#### **Specific**

Vector Accumulate Right of Unsigned Values.

```
v4u32 wd = __builtin_msa_accur_w (v4u32 wd,v8u16 ws);
```

#### **Return Value**

```
wd[0] := wd[0] + (unsigned int)ws[0];
```

wd[1] := wd[1] + (unsigned int)ws[1];

wd[2] := wd[2] + (unsigned int)ws[2];

wd[3] := wd[3] + (unsigned int)ws[3];

#### Requirements

Header:#include<msa.h>

#### *2.1.54.* SUBSL.df

## 2.1.54.1. v8i16 \_\_builtin\_msa\_subsl\_h (v16i8,v16i8)

#### **Specific**

Vector Subtract Left of Signed Values.

v8i16 wd = \_\_builtin\_msa\_subsl\_h (v16i8 ws,v16i8 wt);

```
wd[0] := (short)ws[8] - (short)wt[8];
wd[1] := (short)ws[9] - (short)wt[9];
......
wd[7] := (short)ws[15] - (short)wt[15];
```

Header:#include<msa.h>

## 2.1.54.2. v4i32 \_\_builtin\_msa\_subsl\_w (v8i16,v8i16)

#### **Specific**

Vector Subtract Left of Signed Values.

```
v4i32 wd = __builtin_msa_subsl_w (v8i16 ws,v8i16 wt);
```

#### **Return Value**

```
wd[0] := (int)ws[4] - (int)wt[4];
wd[1] := (int)ws[5] - (int)wt[5];
wd[2] := (int)ws[6] - (int)wt[6];
wd[3] := (int)ws[7] - (int)wt[7];
```

### Requirements

Header:#include<msa.h>

#### *2.1.55.* SUBSR.df

## 2.1.55.1. v8i16 \_\_builtin\_msa\_subsr\_h (v16i8,v16i8)

#### **Specific**

Vector Subtract Right of Signed Values.

```
v8i16 wd = __builtin_msa_subsr_h (v16i8 ws,v16i8 wt);
```

#### **Return Value**

```
wd[0] := (short)ws[0] - (short)wt[0];
wd[1] := (short)ws[1] - (short)wt[1];
......
wd[7] := (short)ws[7] - (short)wt[7];
```

#### Requirements

Header:#include<msa.h>

## 2.1.55.2. v4i32 \_\_builtin\_msa\_subsr\_w (v8i16,v8i16)

## **Specific**

Vector Subtract Right of Signed Values.

```
v4i32 wd = __builtin_msa_subsr_w (v8i16 ws,v8i16 wt);
```

#### **Return Value**

```
wd[0] := (int)ws[0] - (int)wt[0];
wd[1] := (int)ws[1] - (int)wt[1];
wd[2] := (int)ws[2] - (int)wt[2];
wd[3] := (int)ws[3] - (int)wt[3];
```

#### Requirements

#### 2.1.56. SUBUL.df

## 2.1.56.1. v8i16 \_\_builtin\_msa\_subul\_h (v16u8,v16u8)

#### **Specific**

Vector Subtract Left of Unsigned Values.

v8i16 wd = \_\_builtin\_msa\_subul\_h (v16u8 ws,v16u8 wt);

#### **Return Value**

```
wd[0] := (unsigned short)ws[8] - (unsigned short)wt[8];
```

wd[1] := (unsigned short)ws[9] - (unsigned short)wt[9];

•••••

wd[7] := (unsigned short)ws[15] - (unsigned short)wt[15];

#### Requirements

Header:#include<msa.h>

## 2.1.56.2. v4i32 \_\_builtin\_msa\_subul\_w (v8u16,v8u16)

#### **Specific**

Vector Subtract Left of Unsigned Values.

v4i32 wd = \_\_builtin\_msa\_subul\_w (v8u16 ws,v8u16 wt);

#### **Return Value**

```
wd[0] := (unsigned int)ws[4] - (unsigned int)wt[4];
```

wd[1] := (unsigned int)ws[5] - (unsigned int)wt[5];

wd[2] := (unsigned int)ws[6] - (unsigned int)wt[6];

wd[3] := (unsigned int)ws[7] - (unsigned int)wt[7];

Header:#include<msa.h>

#### *2.1.57.* SUBUR.df

## 2.1.57.1. v8i16 \_\_builtin\_msa\_subur\_h (v16u8,v16u8)

#### **Specific**

Vector Subtract Right of Unsigned Values.

v8i16 wd = \_\_builtin\_msa\_subur\_h (v16u8 ws,v16u8 wt);

#### **Return Value**

```
wd[0] := (unsigned short)ws[0] - (unsigned short)wt[0];
```

wd[1] := (unsigned short)ws[1] - (unsigned short)wt[1];

......

wd[7] := (unsigned short)ws[7] - (unsigned short)wt[7];

#### Requirements

Header:#include<msa.h>

## 2.1.57.2. v4i32 \_\_builtin\_msa\_subur\_w (v8u16,v8u16)

#### **Specific**

Vector Subtract Right of Unsigned Values.

v4i32 wd = \_\_builtin\_msa\_subur\_w (v8u16 ws,v8u16 wt);

#### **Return Value**

wd[0] := (unsigned int)ws[0] - (unsigned int)wt[0];

```
wd[1] := (unsigned int)ws[1] - (unsigned int)wt[1];
wd[2] := (unsigned int)ws[2] - (unsigned int)wt[2];
wd[3] := (unsigned int)ws[3] - (unsigned int)wt[3];
```

Header:#include<msa.h>

#### *2.1.58.* MULSL.df

## 2.1.58.1. v8i16 \_\_builtin\_msa\_mulsl\_h (v16i8,v16i8)

#### **Specific**

Vector Multiply Left of signed Values.

v8i16 wd = \_\_builtin\_msa\_mulsl\_h (v16i8 ws,v16i8 wt);

#### **Return Value**

```
wd[0] := (short)ws[8] * (short)wt[8];
wd[1] := (short)ws[9] * (short)wt[9];
......
wd[7] := (short)ws[15] * (short)wt[15];
```

#### Requirements

Header:#include<msa.h>

## 2.1.58.2. v4i32 \_\_builtin\_msa\_mulsl\_w (v8i16,v8i16)

#### **Specific**

Vector Multiply Left of signed Values.

```
v4i32 wd = __builtin_msa_mulsl_w (v8i16 ws,v8i16 wt);
```

#### **Return Value**

```
wd[0] := (int)ws[4] * (int)wt[4];
wd[1] := (int)ws[5] * (int)wt[5];
wd[2] := (int)ws[6] * (int) wt[6];
wd[3] := (int)ws[7] * (int)wt[7];
```

#### Requirements

Header:#include<msa.h>

#### *2.1.59.* MULSR.df

## 2.1.59.1. v8i16 \_\_builtin\_msa\_mulsr\_h (v16i8,v16i8)

#### **Specific**

Vector Multiply Right of Signed Values.

```
v8i16 wd = __builtin_msa_mulsr_h (v16i8 ws,v16i8 wt);
```

#### **Return Value**

```
wd[0] := (short)ws[0] * (short)wt[0];
wd[1] := (short)ws[1] * (short)wt[1];
......
wd[7] := (short)ws[7] * (short)wt[7];
```

#### Requirements

## 2.1.59.2. v4i32 \_\_builtin\_msa\_mulsr\_w (v8i16,v8i16)

#### **Specific**

Vector Multiply Right of Signed Values.

```
v4i32 wd = __builtin_msa_mulsr_w (v8i16 ws,v8i16 wt);
```

#### **Return Value**

```
wd[0] := (int)ws[0] * (int)wt[0];
wd[1] := (int)ws[1] * (int)wt[1];
wd[2] := (int)ws[2] * (int)wt[2];
wd[3] := (int)ws[3] * (int)wt[3];
```

#### Requirements

Header:#include<msa.h>

#### *2.1.60.* MULUL.df

## 2.1.60.1. v8u16 \_\_builtin\_msa\_mulul\_h (v16u8,v16u8)

### **Specific**

Vector Multiply Left of Unsigned Values.

```
v8u16 wd = __builtin_msa_mulul_h (v16u8 ws,v16u8 wt);
```

```
wd[0] := (unsigned short)ws[8] * (unsigned short)wt[8];
wd[1] := (unsigned short)ws[9] * (unsigned short)wt[9];
```

```
wd[7] := (unsigned short)ws[15] * (unsigned short)wt[15];
```

Header:#include<msa.h>

## 2.1.60.2. v4u32 \_\_builtin\_msa\_mulul\_w (v8u16,v8u16)

#### **Specific**

Vector Multiply Left of Unsigned Values.

```
v4u32 wd = __builtin_msa_mulul_w (v8u16 ws,v8u16 wt);
```

#### **Return Value**

```
wd[0] := (unsigned int)ws[4] * (unsigned int)wt[4];
```

wd[1] := (unsigned int)ws[5] \* (unsigned int)wt[5];

wd[2] := (unsigned int)ws[6] \* (unsigned int)wt[6];

wd[3] := (unsigned int)ws[7] \* (unsigned int)wt[7];

### Requirements

Header:#include<msa.h>

#### *2.1.61.* MULUR.df

## 2.1.61.1. v8u16 \_\_builtin\_msa\_mulur\_h (v16u8,v16u8)

#### **Specific**

Vector Multiply Right of Unsigned Values.

v8u16 wd = \_\_builtin\_msa\_mulur\_h (v16u8 ws,v16u8 wt);

```
wd[0] := (unsigned short)ws[0] * (unsigned short)wt[0];
wd[1] := (unsigned short)ws[1] * (unsigned short)wt[1];
......
wd[7] := (unsigned short)ws[7] * (unsigned short)wt[7];
```

Header:#include<msa.h>

## 2.1.61.2. v4u32 \_\_builtin\_msa\_mulur\_w (v8u16,v8u16)

## **Specific**

Vector Multiply Right of Unsigned Values.

```
v4u32 wd = __builtin_msa_mulur_w (v8u16 ws,v8u16 wt);
```

#### **Return Value**

```
wd[0] := (unsigned int)ws[0] * (unsigned int)wt[0];
wd[1] := (unsigned int)ws[1] * (unsigned int)wt[1];
wd[2] := (unsigned int)ws[2] * (unsigned int)wt[2];
wd[3] := (unsigned int)ws[3] * (unsigned int)wt[3];
```

### Requirements

#### 2.2. Bitwise

#### 2.2.1. AND.V

## 2.2.1.1. v16u8 \_\_builtin\_msa\_and\_v(v16u8,v16u8)

## **Specific**

Bitwise And.

v16u8 wd = \_\_builtin\_msa\_and\_v(v16u8 ws,v16u8 wt);

#### **Return Value**

```
wd[0] := ws[0] \& wt[0];
```

wd[1] := ws[1] & wt[1];

.....

wd[15] := ws[15] & wt[15];

#### Requirements

Header:#include<msa.h>

#### 2.2.2. ANDI.B

## 2.2.2.1. v16u8 \_\_builtin\_msa\_andi\_b(v16u8,imm0\_255)

### **Specific**

Immediate Bitwise And.

v16u8 wd = \_\_builtin\_msa\_andi\_b(v16u8 ws,imm0\_255 i8);

#### **Return Value**

wd[0] := ws[0] & i8;

```
wd[1] := ws[1] \& i8;
.....
wd[15] := ws[15] & i8;
Requirements
Header:#include<msa.h>
2.2.3. BCLR.df
2.2.3.1. v16u8 __builtin_msa_bclr _b(v16u8,v16u8)
Specific
Vector Bit Clear.
v16u8 wd = __builtin_msa_bclr _b(v16u8 ws,v16u8 wt);
Return Value
wd[0] := ws[0] & (\sim(0x1 << wt[0]));
wd[1] := ws[1] & (\sim(0x1 << wt[1]));
wd[15] := ws[15] & (\sim(0x << wt[15]));
Requirements
Header:#include<msa.h>
eg:
bclr_test:
unsigned char a[16] ={0xff,0xff,0xff,0xff,
                  0xff,0xff,0xff,0xff,
```

```
0xff,0xff,0xff,0xff,
                  0xff,0xff,0xff,0xff};
unsigned char b[16] = \{0,1,2,3\}
                  4,5,6,7,
                  0,1,2,3,
                  4,5,6,7};
unsigned char c[16];
v16u8 va,vb;
v16u8 vc;
va = (v16u8)__builtin_msa_ld_b(a,0);
vb = (v16u8)__builtin_msa_ld_b(b,0);
vc = __builtin_msa_bclr_b(va,vb);
__builtin_msa_st_b((v16i8)vc,c,0);
result:
c={0xfe,0xfd,0xfb,0xf7,0xef,0xdf,0xbf,0x7f,}
 0xfe,0xfd,0xfb,0xf7,0xef,0xdf,0xbf,0x7f};
2.2.3.2. v8u16 __builtin_msa_bclr_h(v8u16,v8u16)
Specific
Vector Bit Clear.
v8u16 wd = __builtin_msa_bclr_h(v8u16 ws,v8u16 wt);
Return Value
```

```
wd[0] := ws[0] & (\sim(0x1 << wt[0]));
wd[1] := ws[1] & (\sim(0x1 << wt[1]));
.....
wd[7] := ws[7] & (\sim(0x << wt[7]));
```

Header:#include<msa.h>

## 2.2.3.3. v4u32 \_\_builtin\_msa\_bclr\_w(v4u32,v4u32)

#### **Specific**

Vector Bit Clear.

v4u32 wd = \_\_builtin\_msa\_bclr\_w(v4u32 ws,v4u32 wt);

#### **Return Value**

```
wd[0] := ws[0] & (\sim(0x1 << wt[0]));
wd[1] := ws[1] & (\sim(0x1 << wt[1]));
wd[2] := ws[2] & (\sim(0x1 << wt[2]));
wd[3] := ws[3] & (\sim(0x1 << wt[3]));
```

#### Requirements

Header:#include<msa.h>

## 2.2.3.4. v2u64 \_\_builtin\_msa\_bclr\_d(v2u64,v2u64)

### **Specific**

Vector Bit Clear.

 $v2u64 \text{ wd} = \_\_builtin\_msa\_bclr\_d(v2u64 \text{ ws,}v2u64 \text{ wt});$ 

#### **Return Value**

```
wd[0] := ws[0] & (\sim(0x1 << wt[0]));
wd[1] := ws[1] & (\sim(0x1 << wt[1]));
```

#### Requirements

Header:#include<msa.h>

#### 2.2.4. BCLRI.df

## 2.2.4.1. v16u8 \_\_builtin\_msa\_bclr i\_b(v16u8,imm0\_7)

## **Specific**

Immediate Bit Clear.

```
v16u8 wd = __builtin_msa_bclr i_b(v16u8 ws,imm0_7 m);
```

#### **Return Value**

```
wd[0] := ws[0] & (~(0x1<<m));
wd[1] := ws[1] & (~(0x1<<m));
.....
wd[15] := ws[15] & (~(0x<<m));
```

## Requirements

Header:#include<msa.h>

## 2.2.4.2. v8u16 \_\_builtin\_msa\_bclri\_h(v8u16, imm0\_15)

### **Specific**

Immediate Bit Clear.

```
v8u16 wd = __builtin_msa_bclri_h(v8u16 ws, imm0_15 m);
```

#### **Return Value**

```
wd[0] := ws[0] & (~(0x1<<m));
wd[1] := ws[1] & (~(0x1<<m));
.....
wd[7] := ws[7] & (~(0x<<m));
```

#### Requirements

Header:#include<msa.h>

## 2.2.4.3. v4u32 \_\_builtin\_msa\_bclri\_w(v4u32, imm0\_31)

### **Specific**

Immediate Bit Clear.

```
v4u32 wd = __builtin_msa_bclri_w(v4u32 ws, imm0_31 m);
```

#### **Return Value**

```
wd[0] := ws[0] & (\sim(0x1<< m));
wd[1] := ws[1] & (\sim(0x1<< m));
wd[2] := ws[2] & (\sim(0x1<< m));
wd[3] := ws[3] & (\sim(0x1<< m));
```

#### Requirements

Header:#include<msa.h>

## 2.2.4.4. v2u64 \_\_builtin\_msa\_bclri\_d(v2u64, imm0\_63)

### **Specific**

```
Immediate Bit Clear.
```

```
v2u64 wd = __builtin_msa_bclri_d(v2u64 ws, imm0_63 m);
```

#### **Return Value**

```
wd[0] := ws[0] & (\sim(0x1 << m));

wd[1] := ws[1] & (\sim(0x1 << m));
```

#### Requirements

Header:#include<msa.h>

#### 2.2.5. BINSL.df

## 2.2.5.1. v16u8 \_\_builtin\_msa\_binsl \_b(v16u8,v16u8,v16u8)

### **Specific**

Vector Bit Insert Left.

```
v16u8 wd = __builtin_msa_binsl _b(v16u8 wd,v16u8 ws,v16u8 wt);
```

#### **Return Value**

```
wd[0] := binsl(ws[0],wt[0],wd[0],8);
wd[1] := binsl(ws[1],wt[1],wd[1],8);
.....
wd[15] := binsl(ws[15],wt[15],wd[15],8);
```

### Requirements

```
test_binsl_b:
unsigned char a[16] ={0xff,0xff,0xff,0xff,
                   0xff,0xff,0xff,0xff,
                   0xff,0xff,0xff,0xff,
                   0xff,0xff,0xff,0xff};
unsigned char b[16] = \{0,1,2,3,
                   4,5,6,7,
                   0,1,2,3,
                   4,5,6,7};
unsigned char c[16] = \{0x00,0x00,0x00,0x00,
                   0x00,0x00,0x00,0x00,
                   0x00,0x00,0x00,0x00,
                   0x00,0x00,0x00,0x00};
v16u8 va,vb;
v16u8 vc;
va = (v16u8)__builtin_msa_ld_b(a,0);
vb = (v16u8)__builtin_msa_ld_b(b,0);
vc = (v16u8)_builtin_msa_ld_b(c,0);
vc = __builtin_msa_binsl_b(vc,va,vb);
__builtin_msa_st_b((v16i8)vc,c,0);
Result:
```

eg:

```
c={0x80,0xc0,0xe0,0xf0,0xf8,0xfc,0xfe,0xff,
0x80,0xc0,0xe0,0xf0,0xf8,0xfc,0xfe,0xff};
```

## 2.2.5.2. v8u16 \_\_builtin\_msa\_binsl\_h(v8u16,v8u16,v16u8)

### **Specific**

Vector Bit Insert Left.

v8u16 wd = \_\_builtin\_msa\_binsl\_h(v8u16 wd,v8u16 ws,v16u8 wt);

#### **Return Value**

```
wd[0] := binsl(ws[0],wt[0],wd[0],16);
wd[1] := binsl(ws[1],wt[1],wd[1],16);
.....
wd[7] := binsl(ws[7],wt[7],wd[7],16);
```

#### Requirements

Header:#include<msa.h>

## 2.2.5.3. v4u32 \_\_builtin\_msa\_binsl\_w(v4u32,v4u32,v16u8)

#### **Specific**

Vector Bit Insert Left.

v4u32 wd = \_\_builtin\_msa\_binsl\_w(v4u32 wd,v4u32 ws,v16u8 wt);

```
wd[0] := binsl(ws[0],wt[0],wd[0],32);
wd[1] := binsl(ws[1],wt[1],wd[1],32);
```

```
wd[2] := binsl(ws[2],wt[2],wd[2],32);
```

Header:#include<msa.h>

## 2.2.5.4. v2u64 \_\_builtin\_msa\_binsl\_d(v2u64,v2u64,v16u8)

### **Specific**

Vector Bit Insert Left.

v2u64 wd = \_\_builtin\_msa\_binsl\_d(v2u64 wd,v2u64 ws,v16u8 wt);

#### **Return Value**

```
wd[0] := binsl(ws[0],wt[0],wd[0],64);
```

wd[1] := binsl(ws[1],wt[1],wd[1],64);

### Requirements

Header:#include<msa.h>

#### *2.2.6.* BINSLI.df

# 2.2.6.1. v16u8 \_\_builtin\_msa\_binsli

```
_b(v16u8,v16u8,imm0_7)
```

#### **Specific**

Immediate Bit Insert Left.

v16u8 wd = \_\_builtin\_msa\_binsli \_b(v16u8 wd,v16u8 ws,imm0\_7 m);

```
wd[0] := binsl(ws[0], m, wd[0], 8);
wd[1] := binsl(ws[1],m,wd[1],8);
.....
wd[15] := binsl(ws[15],m,wd[15],8);
Requirements
Header:#include<msa.h>
2.2.6.2. v8u16
       __builtin_msa_binsli_h(v8u16,v8u16,imm0_15)
Specific
Immediate Bit Insert Left.
v8u16 wd = __builtin_msa_binsli_h(v8u16 wd,v8u16 ws,imm0_15 m);
Return Value
wd[0] := binsl(ws[0],m,wd[0],16);
wd[1] := binsl(ws[1],m,wd[1],16);
.....
wd[7] := binsl(ws[7],m,wd[7],16);
Requirements
Header:#include<msa.h>
2.2.6.3. v4u32
       __builtin_msa_binsli_w(v4u32,v4u32,imm0_31)
```

**Specific** 

Immediate Bit Insert Left.

```
v4u32 wd = __builtin_msa_binsli_w(v4u32 wd,v4u32 ws,imm0_31 m);
```

#### **Return Value**

```
wd[0] := binsl(ws[0],m,wd[0],32);
wd[1] := binsl(ws[1],m,wd[1],32);
wd[2] := binsl(ws[2],m,wd[2],32);
wd[3] := binsl(ws[3],m,wd[3],32);
```

### Requirements

Header:#include<msa.h>

### *2.2.6.4.* v2u64

```
__builtin_msa_binsli_d(v2u64,v2u64,imm0_63)
```

#### **Specific**

Immediate Bit Insert Left.

```
v2u64 wd = __builtin_msa_binsli_d(v2u64 wd,v2u64 ws,imm0_63 m);
```

#### **Return Value**

```
wd[0] := binsl(ws[0],m,wd[0],64);
wd[1] := binsl(ws[1],m,wd[1],64);
```

### Requirements

#### 2.2.7. BINSR.df

## 2.2.7.1. v16u8 \_\_builtin\_msa\_binsr \_b(v16u8,v16u8,v16u8)

## **Specific**

Vector Bit Insert Right.

 $v16u8 \text{ wd} = \_builtin\_msa\_binsr\_b(v16u8 \text{ wd},v16u8 \text{ ws},v16u8 \text{ wt});$ 

#### **Return Value**

```
wd[0] := binsr(ws[0],wt[0],wd[0],8);
wd[1] := binsr(ws[1],wt[1],wd[1],8);
```

.....

wd[15] := binsr(ws[15],wt[15],wd[15],8);

#### Requirements

Header:#include<msa.h>

## 2.2.7.2. v8u16 \_\_builtin\_msa\_binsr\_h(v8u16,v8u16,v16u8)

#### **Specific**

Vector Bit Insert Right.

v8u16 wd = \_\_builtin\_msa\_binsr\_h(v8u16 wd,v8u16 ws,v16u8 wt);

#### **Return Value**

```
wd[0] := binsr(ws[0],wt[0],wd[0],16);
wd[1] := binsr(ws[1],wt[1],wd[1],16);
```

.....

wd[7] := binsr(ws[7],wt[7],wd[7],16);

Header:#include<msa.h>

## 2.2.7.3. v4u32 \_\_builtin\_msa\_binsr\_w(v4u32,v4u32,v16u8)

### **Specific**

Vector Bit Insert Right.

v4u32 wd = \_\_builtin\_msa\_binsr\_w(v4u32 wd,v4u32 ws,v16u8 wt);

#### **Return Value**

```
wd[0] := binsr(ws[0],wt[0],wd[0],32);
```

wd[1] := binsr(ws[1], wt[1], wd[1], 32);

wd[2] := binsr(ws[2],wt[2],wd[2],32);

wd[3] := binsr(ws[3],wt[3],wd[3],32);

#### Requirements

Header:#include<msa.h>

## 2.2.7.4. v2u64 \_\_builtin\_msa\_binsr\_d(v2u64,v2u64,v16u8)

#### **Specific**

Vector Bit Insert Right.

 $v2u64 \text{ wd} = \_\_builtin\_msa\_binsr\_d(v2u64 \text{ wd},v2u64 \text{ ws},v16u8 \text{ wt});$ 

#### **Return Value**

```
wd[0] := binsr(ws[0],wt[0],wd[0],64);
```

wd[1] := binsr(ws[1],wt[1],wd[1],64);

### Requirements

Header:#include<msa.h>

#### 2.2.8. BINSRI.df

# 2.2.8.1. v16u8 \_\_builtin\_msa\_binsri \_b(v16u8,v16u8,imm0\_7)

#### **Specific**

Immediate Bit Insert Right.

v16u8 wd = \_\_builtin\_msa\_binsri \_b(v16u8 wd,v16u8 ws,imm0\_7 m);

#### **Return Value**

```
wd[0] := binsr(ws[0],m,wd[0],8);
wd[1] := binsr(ws[1],m,wd[1],8);
```

.....

wd[15] := binsr(ws[15],m,wd[15],8);

#### Requirements

Header:#include<msa.h>

### 2.2.8.2. v8u16

```
__builtin_msa_binsri_h(v8u16,v8u16,imm0_15)
```

#### **Specific**

Immediate Bit Insert Right.

v8u16 wd = \_\_builtin\_msa\_binsri\_h(v8u16 wd,v8u16 ws,imm0\_15 m);

```
wd[0] := binsr(ws[0],m,wd[0],16);
wd[1] := binsr(ws[1],m,wd[1],16);
.....
wd[7] := binsr(ws[7],m,wd[7],16);
Requirements
```

Header:#include<msa.h>

#### *2.2.8.3.* v4u32

```
__builtin_msa_binsri_w(v4u32,v4u32,imm0_31)
```

#### **Specific**

Immediate Bit Insert Right.

```
v4u32 \text{ wd} = \_builtin\_msa\_binsri\_w(v4u32 \text{ wd},v4u32 \text{ ws},imm0\_31 \text{ m});
```

#### **Return Value**

```
wd[0] := binsr(ws[0],m,wd[0],32);
wd[1] := binsr(ws[1],m,wd[1],32);
wd[2] := binsr(ws[2],m,wd[2],32);
wd[3] := binsr(ws[3],m,wd[3],32);
```

### Requirements

Header:#include<msa.h>

#### *2.2.8.4.* v2u64

```
__builtin_msa_binsri_d(v2u64,v2u64,imm0_63)
```

### **Specific**

Immediate Bit Insert Right.

```
v2u64 wd = __builtin_msa_binsri_d(v2u64 wd,v2u64 ws,imm0_63 m);
```

#### **Return Value**

```
wd[0] := binsr(ws[0],m,wd[0],64);
wd[1] := binsr(ws[1],m,wd[1],64);
```

### Requirements

Header:#include<msa.h>

#### 2.2.9. BMNZ.V

## 2.2.9.1. v16u8 \_\_builtin\_msa\_bmnz \_v(v16u8,v16u8,v16u8)

### **Specific**

Vector Bit Move if Not Zero.

```
v16u8 wd= __builtin_msa_bmnz _v(v16u8 wd,v16u8 ws,v16u8 wt);
```

#### **Return Value**

```
wd[0] := (ws[0] & wt[0]) || (wd[0] & (~wt[0]));
wd[1] := (ws[1] & wt[1]) || (wd[1] & (~wt[1]));
......
wd[15] := (ws[15] & wt[15]) || (wd[15] & (~wt[15]));
```

#### Requirements

#### 2.2.10. BMNZI.B

# *2.2.10.1.* v16u8 \_\_builtin\_msa\_bmnz i\_b(v16u8,v16u8,imm0\_255)

### **Specific**

Immediate Bit Move If Not Zero.

v16u8 wd = \_\_builtin\_msa\_bmnz i\_b(v16u8 wd,v16u8 ws,imm0\_255 i8);

#### **Return Value**

```
wd[0] := (ws[0] & i8) || (wd[0] & (~i8));
wd[1] := (ws[1] & i8) || (wd[1] & (~i8));
.....
```

 $wd[15] := (ws[15] \& i8) || (wd[15] \& (\sim i8));$ 

### Requirements

Header:#include<msa.h>

#### *2.2.11.* BMZ.V

## 2.2.11.1. v16u8 \_\_builtin\_msa\_bmz\_b(v16u8,v16u8,v16u8)

#### **Specific**

Vector Bit Move If Zero.

 $v16u8 \text{ wd} = \_\_builtin\_msa\_bmz\_b(v16u8 \text{ wd,}v16u8 \text{ ws,}v16u8 \text{ wt)};$ 

#### **Return Value**

 $wd[0] := (ws[0] & (\sim wt[0])) || (wd[0] & wt[0]);$ 

```
wd[1] := (ws[1] & (~wt[1])) || (wd[1] & wt[1]);
.....
wd[15] := (ws[15] & (~wt[15])) || (wd[15] & wt[15]);
```

Header:#include<msa.h>

#### *2.2.12.* BMZI.B

### **Specific**

Immediate Bit Move If Zero.

 $v16u8 \text{ wd} = \_\_builtin\_msa\_bmz i\_b(v16u8 \text{ wd},v16u8 \text{ ws},imm0\_255 i8);$ 

#### **Return Value**

```
wd[0] := (ws[0] & (~i8)) || (wd[0] & i8);

wd[1] := (ws[1] & (~i8)) || (wd[1] & i8);

.....

wd[15] := (ws[15] & (~i8)) || (wd[15] & i8);
```

### Requirements

#### 2.2.13. BNEG.df

### 2.2.13.1. v16u8 \_\_builtin\_msa\_bneg \_b(v16u8,v16u8)

### **Specific**

```
Vector Bit Negate.
```

```
v16u8 wd = __builtin_msa_bneg _b(v16u8 ws,v16u8 wt);
```

#### **Return Value**

```
wd[0] := ws[0] ^ (0x1<<wt[0]);
wd[1] := ws[1] ^ (0x1<<wt[1]);
.....
```

## $wd[15] := ws[15] \land (0x1 << wt[15]);$

## Requirements

Header:#include<msa.h>

test\_bneg\_b:

unsigned char  $a[16] = \{0xf0,0xf0,0xf0,0xf0,$ 

0xf0,0xf0,0xf0,0xf0,

0xff,0xff,0xff,0xff,

0xff,0xff,0xff,0xff};

unsigned char  $b[16] = \{0,1,2,3,$ 

4,5,6,7,

0,1,2,3,

4,5,6,7};

```
unsigned char c[16];
v16u8 va,vb;
v16u8 vc;
va = (v16u8)__builtin_msa_ld_b(a,0);
vb = (v16u8)__builtin_msa_ld_b(b,0);
vc = __builtin_msa_bneg_b(va,vb);
__builtin_msa_st_b((v16i8)vc,c,0);
Reslut:
c=\{0xf1,0xf2,0xf4,0xf8,0xe0,0xd0,0xb0,0x70,
   0xfe,0xfd,0xfb,0xf7,0xef,0xdf,0xbf,0x7f};
2.2.13.2. v8u16 __builtin_msa_bneg_h(v8u16,v8u16)
Specific
Vector Bit Negate.
v8u16 wd = __builtin_msa_bneg_h(v8u16 ws,v8u16 wt);
Return Value
wd[0] := ws[0] ^ (0x1 << wt[0]);
wd[1] := ws[1] ^ (0x1 << wt[1]);
.....
wd[7] := ws[7] ^ (0x1 << wt[7]);
Requirements
```

### 2.2.13.3. v4u32 \_\_builtin\_msa\_bneg\_w(v4u32,v4u32)

### **Specific**

Vector Bit Negate.

```
v4u32 wd = __builtin_msa_bneg_w(v4u32 ws,v4u32 wt);
```

#### **Return Value**

```
wd[0] := ws[0] ^ (0x1<<wt[0]);
wd[1] := ws[1] ^ (0x1<<wt[1]);
wd[2] := ws[2] ^ (0x1<<wt[2]);
wd[3] := ws[3] ^ (0x1<<wt[3]);
```

### Requirements

Header:#include<msa.h>

## 2.2.13.4. v2u64 \_\_builtin\_msa\_bneg\_d(v2u64,v2u64)

### **Specific**

Vector Bit Negate.

```
v2u64 wd = __builtin_msa_bneg_d(v2u64 ws,v2u64 wt);
```

#### **Return Value**

```
wd[0] := ws[0] \land (0x1 << wt[0]);

wd[1] := ws[1] \land (0x1 << wt[1]);
```

### Requirements

#### 2.2.14. BNEGI.df

### 2.2.14.1. v16u8 \_\_builtin\_msa\_bnegi \_b(v16u8,imm0\_7)

### **Specific**

Immediate Bit Negate.

v16u8 wd = \_\_builtin\_msa\_bnegi \_b(v16u8 ws,imm0\_7 m);

#### **Return Value**

```
wd[0] := ws[0] ^ (0x1<<m);
wd[1] := ws[1] ^ (0x1<<m);
.....
```

 $wd[15] := ws[15] ^ (0x1 << m);$ 

### Requirements

Header:#include<msa.h>

## 2.2.14.2. v8u16 \_\_builtin\_msa\_bnegi\_h(v8u16,imm0\_15)

### **Specific**

Immediate Bit Negate.

v8u16 wd = \_\_builtin\_msa\_bnegi\_h(v8u16 ws,imm0\_15 m);

```
wd[0] := ws[0] ^ (0x1<<m);
wd[1] := ws[1] ^ (0x1<<m);
......
wd[7] := ws[7] ^ (0x1<<m);
```

Header:#include<msa.h>

### 2.2.14.3. v4u32 \_\_builtin\_msa\_bnegi\_w(v4u32,imm0\_31)

### **Specific**

Immediate Bit Negate.

v4u32 wd = \_\_builtin\_msa\_bnegi\_w(v4u32 ws,imm0\_31 m);

#### **Return Value**

```
wd[0] := ws[0] ^ (0x1<<m);
wd[1] := ws[1] ^ (0x1<<m);
wd[2] := ws[2] ^ (0x1<<m);
wd[3] := ws[3] ^ (0x1<<m);
```

### Requirements

Header:#include<msa.h>

## 2.2.14.4. v2u64 \_\_builtin\_msa\_bnegi\_d(v2u64,imm0\_63)

### **Specific**

Immediate Bit Negate.

v2u64 wd = \_\_builtin\_msa\_bnegi\_d(v2u64 ws,imm0\_63 m);

#### **Return Value**

$$wd[0] := ws[0] \land (0x1 << m);$$
  
 $wd[1] := ws[1] \land (0x1 << m);$ 

### Requirements

Header:#include<msa.h>

#### 2.2.15. BSEL.V

#### *2.2.15.1.* v16u8

```
__builtin_msa_bsel_v_b(v16u8,v16u8,v16u8)
```

### **Specific**

Vector Bit Select.

v16u8 wd = \_\_builtin\_msa\_bsel\_v\_b(v16u8 wd,v16u8 ws,v16u8 wt);

#### **Return Value**

```
wd[0] := (ws[0] \& (\sim wd[0])) || (wt[0] \& wd[0]);
wd[1] := (ws[1] \& (\sim wd[1])) || (wt[1] \& wd[1]);
```

. . . . . .

wd[15] := (ws[15] & (~wd[15])) || (wt[15] & wd[15]);

### Requirements

Header:#include<msa.h>

#### *2.2.16.* BSELI.B

#### *2.2.16.1.* v16u8

\_\_builtin\_msa\_bseli\_b(v16u8,v16u8,imm0\_255)

### **Specific**

Immediate Bit Select.

```
v16u8 wd = __builtin_msa_bseli_b(v16u8 wd,v16u8 ws,imm0_255 i8);
Return Value
wd[0] := (ws[0] \& (\sim wd[0])) || (i8 \& wd[0]);
wd[1] := (ws[1] & (\sim wd[1])) || (i8 & wd[1]);
wd[15] := (ws[15] & (~wd[15])) || (i8 & wd[15]);
Requirements
Header:#include<msa.h>
2.2.17.
           BSET.df
2.2.17.1. v16u8 __builtin_msa_bset _b(v16u8,v16u8)
Specific
Vector Bit Set.
v16u8 wd = \_builtin\_msa\_bset \_b(v16u8 ws,v16u8 wt);
Return Value
wd[0] = ws[0] || (0x1 << wt[0]);
wd[1] = ws[1] || (0x1 << wt[1]);
wd[15] = ws[15] || (0x1 << wt[15]);
Requirements
Header:#include<msa.h>
test_bset:
```

```
unsigned char a[16] = \{0x00,0x00,0x00,0x00,
                   0x00,0x00,0x00,0x00,
                   0xff,0xff,0xff,0xff,
                   0xff,0xff,0xff,0xff};
unsigned char b[16] = \{0,1,2,3,
                   4,5,6,7,
               0,1,2,3,
               4,5,6,7};
unsigned char c[16];
v16u8 va,vb,vc;
va = (v16u8)__builtin_msa_ld_b(a,0);
vb = (v16u8)__builtin_msa_ld_b(b,0);
vc = __builtin_msa_bset_b(va,vb);
__builtin_msa_st_b((v16i8)vc,c,0);
Result:
c[16] = \{0x01,0x02,0x04,0x08,0x10,0x20,0x40,0x80,
       0xff,0xff,0xff,0xff,0xff,0xff,0xff);
2.2.17.2. v8u16 __builtin_msa_bset_h(v8u16,v8u16)
Specific
Vector Bit Set.
v8u16 wd = __builtin_msa_bset_h(v8u16 ws,v8u16 wt);
```

#### **Return Value**

```
wd[0] = ws[0] || (0x1 << wt[0]);
wd[1] = ws[1] || (0x1 << wt[1]);
.....
wd[7] = ws[7] || (0x1 << wt[7]);
```

### Requirements

Header:#include<msa.h>

## 2.2.17.3. v4u32 \_\_builtin\_msa\_bset\_w(v4u32,v4u32)

### **Specific**

Vector Bit Set.

v4u32 wd = \_\_builtin\_msa\_bset\_w(v4u32 ws,v4u32 wt);

#### **Return Value**

```
wd[0] = ws[0] || (0x1 << wt[0]);
wd[1] = ws[1] || (0x1 << wt[1]);
wd[2] = ws[2] || (0x1 << wt[2]);
wd[3] = ws[3] || (0x1 << wt[3]);
```

### Requirements

Header:#include<msa.h>

## 2.2.17.4. v2u64 \_\_builtin\_msa\_bset\_d(v2u64,v2u64)

### **Specific**

Vector Bit Set.

```
v2u64 \text{ wd} = \_\_builtin\_msa\_bset\_d(v2u64 \text{ ws,}v2u64 \text{ wt});
```

#### **Return Value**

```
wd[0] = ws[0] || (0x1 << wt[0]);

wd[1] = ws[1] || (0x1 << wt[1]);
```

### Requirements

Header:#include<msa.h>

#### *2.2.18.* BSETI.df

## 2.2.18.1. v16u8 \_\_builtin\_msa\_bseti \_b(v16u8,imm0\_7)

### **Specific**

Immediate Bit Set.

```
v16u8 wd = __builtin_msa_bseti _b(v16u8 ws,imm0_7 m);
```

#### **Return Value**

```
wd[0] = ws[0] || (0x1 << m);
wd[1] = ws[1] || (0x1 << m);
.....
wd[15] = ws[15] || (0x1 << m);
```

#### Requirements

Header:#include<msa.h>

### 2.2.18.2. v8u16 \_\_builtin\_msa\_bseti\_h(v8u16,imm0\_15)

#### **Specific**

Immediate Bit Set.

v8u16 wd = \_\_builtin\_msa\_bseti\_h(v8u16 ws,imm0\_15 m);

#### **Return Value**

wd[7] = ws[7] || (0x1 << m);

### Requirements

Header:#include<msa.h>

## 2.2.18.3. v4u32 \_\_builtin\_msa\_bseti\_w(v4u32,imm0\_31)

### **Specific**

Immediate Bit Set.

v4u32 wd = \_\_builtin\_msa\_bseti\_w(v4u32 ws,imm0\_31 m);

#### **Return Value**

#### Requirements

### 2.2.18.4. v2u64 \_\_builtin\_msa\_bseti\_d(v2u64,imm0\_63)

### **Specific**

Immediate Bit Set.

```
v2u64 wd = __builtin_msa_bseti_d(v2u64 ws,imm0_63 m);
```

#### **Return Value**

```
wd[0] = ws[0] || (0x1 << m);

wd[1] = ws[1] || (0x1 << m);
```

### Requirements

Header:#include<msa.h>

#### *2.2.19.* NLOC.df

## 2.2.19.1. v16i8 \_\_builtin\_msa\_nloc \_b(v16i8)

### **Specific**

Vector Leading Ones Count.

```
v16i8 wd = __builtin_msa_nloc _b(ws);
```

#### **Return Value**

```
wd[0] := loc(ws[0],8);
wd[1] := loc(ws[1],8);
......
wd[15] := loc(ws[15],8);
```

#### Requirements

```
test_loc:
char a[16] = \{0xff, 0xfe, 0xfc, 0xf8,
           0xf0,0xe0,0xc0,0x80,
           0x00,0x01,0x03,0x07,
           0x0f,0x1f,0x3f,0x7f;
char b[16];
v16i8 va,vb;
va = __builtin_msa_ld_b(a,0);
vb = __builtin_msa_nloc_b(va);
__builtin_msa_st_b((v16i8)vb,b,0);
Result:
b[16] = \{8,7,6,5,
       4,3,2,1,
       0,0,0,0,
       0,0,0,0;
2.2.19.2. v8i16 __builtin_msa_nloc_h(v8i16)
Specific
Vector Leading Ones Count.
v8i16 wd = __builtin_msa_nloc_h(v8i16 ws);
Return Value
wd[0] := loc(ws[0],16);
```

```
wd[1] := loc(ws[1],16);
.....
wd[7] := loc(ws[7],16);
```

Header:#include<msa.h>

## 2.2.19.3. v4i32 \_\_builtin\_msa\_nloc\_w(v4i32)

#### **Specific**

Vector Leading Ones Count.

```
v4i32 wd = __builtin_msa_nloc_w(v4i32 ws);
```

#### **Return Value**

```
wd[0] := loc(ws[0],32);
wd[1] := loc(ws[1],32);
wd[2] := loc(ws[2],32);
wd[3] := loc(ws[3],32);
```

### Requirements

Header:#include<msa.h>

## 2.2.19.4. v2i64 \_\_builtin\_msa\_nloc\_d(v2i64)

## Specific

Vector Leading Ones Count.

```
v2i64 wd = __builtin_msa_nloc_d(v2i64 ws);
```

```
wd[0] := loc(ws[0],64);
wd[1] := loc(ws[1],64);
Requirements
Header:#include<msa.h>
2.2.20.
           NLZC.df
2.2.20.1. v16i8 __builtin_msa_nlzc _b(v16i8)
Specific
Vector Leading Zeros Count.
v16i8 wd = __builtin_msa_nlzc _b(v16i8 ws);
Return Value
wd[0] := lzc(ws[0],8);
wd[1] := lzc(ws[1],8);
.....
wd[15] := lzc(ws[15],8);
Requirements
Header:#include<msa.h>
test_lzc:
char a[16] = \{0xff, 0xfe, 0xfc, 0xf8,
           0xf0,0xe0,0xc0,0x80,
           0x00,0x01,0x03,0x07,
           0x0f,0x1f,0x3f,0x7f;
```

```
char b[16];
v16i8 va,vb;
va = __builtin_msa_ld_b(a,0);
vb = __builtin_msa_nlzc_b(va);
__builtin_msa_st_b((v16i8)vb,b,0);
Result:
b[16] = \{0,0,0,0,
       0,0,0,0,
       8,7,6,5,
       4,3,2,1};
2.2.20.2. v8i16 __builtin_msa_nlzc_h(v8i16)
Specific
Vector Leading Zeros Count.
v8i16 wd = __builtin_msa_nlzc_h(v8i16 ws);
Return Value
wd[0] := lzc(ws[0],16);
wd[1] := lzc(ws[1],16);
.....
wd[7] := lzc(ws[7],16);
Requirements
```

### 2.2.20.3. v4i32 \_\_builtin\_msa\_nlzc\_w(v4i32)

### **Specific**

Vector Leading Zeros Count.

```
v4i32 wd = __builtin_msa_nlzc_w(v4i32 ws);
```

#### **Return Value**

```
wd[0] := lzc(ws[0],32);
```

$$wd[1] := lzc(ws[1],32);$$

$$wd[2] := lzc(ws[2],32);$$

$$wd[3] := lzc(ws[3],32);$$

### Requirements

Header:#include<msa.h>

## 2.2.20.4. v2i64 \_\_builtin\_msa\_nlzc\_d(v2i64)

### **Specific**

Vector Leading Zeros Count.

```
v2i64 wd = __builtin_msa_nlzc_d(v2i64 ws);
```

#### **Return Value**

```
wd[0] := lzc(ws[0],64);
```

$$wd[1] := lzc(ws[1],64);$$

### Requirements

#### *2.2.21.* NOR.V

### 2.2.21.1. v16u8 \_\_builtin\_msa\_nor\_v \_b(v16u8,v16u8)

### **Specific**

Vector Logical Negated Or.

v16u8 wd = \_\_builtin\_msa\_nor\_v \_b(v16u8 ws,v16u8 wt);

#### **Return Value**

```
wd[0] := \sim (ws[0] | wt[0]);

wd[1] := \sim (ws[1] | wt[1]);
```

•••••

 $wd[15] := \sim (ws[15] | wt[15]);$ 

### Requirements

Header:#include<msa.h>

#### 2.2.22. NORI.B

## 2.2.22.1. v16u8 \_\_builtin\_msa\_nori\_v \_b(v16u8,imm0\_255)

#### **Specific**

Immediate Logical Negated Or.

v16u8 wd = \_\_builtin\_msa\_nori\_v \_b(v16u8 ws,imm0\_255 i8);

```
wd[0] := \sim (ws[0] | i8);
```

$$wd[1] := \sim (ws[1] | i8);$$

```
•••••
```

$$wd[15] := \sim (ws[15] | i8);$$

Header:#include<msa.h>

#### *2.2.23.* PCNT.df

## 2.2.23.1. v16i8 \_\_builtin\_msa\_pcnt \_b(v16i8)

### **Specific**

Vector Population Count.

```
v16i8 wd = __builtin_msa_pcnt _b(v16i8 ws);
```

### **Return Value**

```
wd[0] := pcnt (ws[0],8);
```

. . . . . .

$$wd[15] := pcnt (ws[15],8);$$

### Requirements

Header:#include<msa.h>

test\_pcnt:

signed char  $a[16] = \{1,2,3,4,$ 

5,6,7,8,

9,10,11,12,

```
13,14,15,16};
signed char b[16];
v16i8 va,vb;
va = __builtin_msa_ld_b(a,0);
vb = __builtin_msa_pcnt_b(va);
__builtin_msa_st_b((v16i8)vb,b,0);
Result:
b[16]={1,1,2,1,
       2,2,3,1,
       2,2,3,2,
       3,3,4,1}
2.2.23.2. v8i16 __builtin_msa_pcnt_h(v8i16)
Specific
Vector Population Count.
v8i16 wd = __builtin_msa_pcnt_h(v8i16 ws);
Return Value
wd[0] := pcnt (ws[0],16);
wd[1] := pcnt (ws[1],16);
wd[7] := pcnt (ws[7],16);
Requirements
```

Header:#include<msa.h>

### 2.2.23.3. v4i32 \_\_builtin\_msa\_pcnt\_w(v4i32)

### **Specific**

Vector Population Count.

```
v4i32 wd = __builtin_msa_pcnt_w(v4i32 ws);
```

#### **Return Value**

```
wd[0] := pcnt (ws[0],32);
wd[1] := pcnt (ws[1],32);
wd[2] := pcnt (ws[2],32);
wd[3] := pcnt (ws[3],32);
```

#### Requirements

Header:#include<msa.h>

## 2.2.23.4. v2i64 \_\_builtin\_msa\_pcnt\_d(v2i64)

#### **Specific**

Vector Population Count.

```
v2i64 wd = __builtin_msa_pcnt_d(v2i64 ws);
```

#### **Return Value**

```
wd[0] := pcnt (ws[0],64);
wd[1] := pcnt (ws[1],64);
```

#### Requirements

#### *2.2.24.* OR.V

### 2.2.24.1. v16u8 \_\_builtin\_msa\_or\_v \_b(v16u8,v16u8)

### **Specific**

Vector Logical Or.

 $v16u8 wd = \_builtin\_msa\_or\_v\_b(v16u8 ws,v16u8 wt);$ 

#### **Return Value**

wd[0] := ws[0] | wt[0];

wd[1] := ws[1] | wt[1];

.....

wd[15] := ws[15] | wt[15];

#### Requirements

Header:#include<msa.h>

#### *2.2.25.* ORI.B

## 2.2.25.1. v16u8 \_\_builtin\_msa\_ori\_v \_b(v16u8,imm0\_255)

### **Specific**

Immediate Logical Or.

v16u8 wd = \_\_builtin\_msa\_ori\_v \_b(v16u8 ws,imm0\_255 i8);

#### **Return Value**

wd[0] := ws[0] | i8;

wd[1] := ws[1] | i8;

.....

### Requirements

Header:#include<msa.h>

#### *2.2.26.* SLL.df

## 2.2.26.1. v16i8 \_\_builtin\_msa\_sll \_b(v16i8,v16i8)

### **Specific**

Vector Shift Left.

v16i8 wd = \_\_builtin\_msa\_sll \_b(v16i8 ws,v16i8 wt);

#### **Return Value**

```
wd[0] := ws[0] << wt[0];
```

wd[1] := ws[1] << wt[1];

.....

wd[15] := ws[15] << wt[15];

### Requirements

Header:#include<msa.h>

## 2.2.26.2. v8i16 \_\_builtin\_msa\_sll\_h(v8i16,v8i16)

### **Specific**

Vector Shift Left.

v8i16 wd = \_\_builtin\_msa\_sll\_h(v8i16 ws,v8i16 wt);

#### **Return Value**

$$wd[0] := ws[0] << wt[0];$$
 $wd[1] := ws[1] << wt[1];$ 

.....

wd[7] := ws[7] << wt[7];

### Requirements

Header:#include<msa.h>

## 2.2.26.3. v4i32 \_\_builtin\_msa\_sll\_w(v4i32,v4i32)

### **Specific**

Vector Shift Left.

v4i32 wd = \_\_builtin\_msa\_sll\_w(v4i32 ws,v4i32 wt);

#### **Return Value**

wd[0] := ws[0] << wt[0];

wd[1] := ws[1] << wt[1];

wd[2] := ws[2] << wt[2];

wd[3] := ws[3] << wt[3];

### Requirements

Header:#include<msa.h>

## 2.2.26.4. v2i64 \_\_builtin\_msa\_sll\_d(v2i64,v2i64)

### **Specific**

Vector Shift Left.

```
v2i64 wd = __builtin_msa_sll_d(v2i64 ws,v2i64 wt);
```

#### **Return Value**

```
wd[0] := ws[0] << wt[0];
```

$$wd[1] := ws[1] << wt[1];$$

### Requirements

Header:#include<msa.h>

#### *2.2.27.* SLLI.df

## 2.2.27.1. v16i8 \_\_builtin\_msa\_slli\_b(v16i8,imm0\_7)

### **Specific**

Immediate Shift Left.

```
v16i8 wd = __builtin_msa_slli_b(v16i8 ws,imm0_7 m);
```

#### **Return Value**

```
wd[0] := ws[0] << m;
```

$$wd[1] := ws[1] << m;$$

. . . . . .

### Requirements

Header:#include<msa.h>

## 2.2.27.2. v8i16 \_\_builtin\_msa\_slli\_h(v8i16,imm0\_15)

#### **Specific**

Immediate Shift Left.

v8i16 wd = \_\_builtin\_msa\_slli\_h(v8i16 ws,imm0\_15 m);

#### **Return Value**

```
wd[0] := ws[0] << m;
```

$$wd[1] := ws[1] << m;$$

.....

$$wd[7] := ws[7] << m;$$

### Requirements

Header:#include<msa.h>

## 2.2.27.3. v4i32 \_\_builtin\_msa\_slli\_w(v4i32,imm0\_31)

### **Specific**

Immediate Shift Left.

```
v4i32 wd = __builtin_msa_slli_w(v4i32 ws,imm0_31 m);
```

#### **Return Value**

$$wd[0] := ws[0] << m;$$

$$wd[2] := ws[2] << m;$$

$$wd[3] := ws[3] << m;$$

### Requirements

## 2.2.27.4. v2i64 \_\_builtin\_msa\_slli\_d(v2i64,imm0\_63)

#### **Specific**

Immediate Shift Left.

v2i64 wd = \_\_builtin\_msa\_slli\_d(v2i64 ws,imm0\_63 m);

#### **Return Value**

```
wd[0] := ws[0] << m;
```

$$wd[1] := ws[1] << m;$$

### Requirements

Header:#include<msa.h>

#### *2.2.28.* SRA.df

## 2.2.28.1. v16i8 \_\_builtin\_msa\_sra \_b(v16i8,v16i8)

### **Specific**

Vector Shift Right Arithmetic.

v16i8 wd=\_\_builtin\_msa\_sra \_b(v16i8 ws,v16i8 wt);

#### **Return Value**

```
wd[0] := ws[0] >> wt[0];
```

$$wd[1] := ws[1] >> wt[1];$$

.....

$$wd[15] := ws[15] >> wt[15];$$

### Requirements

### 2.2.28.2. v8i16 \_\_builtin\_msa\_sra\_h(v8i16,v8i16)

### **Specific**

Vector Shift Right Arithmetic.

v8i16 wd = \_\_builtin\_msa\_sra\_h(v8i16 ws,v8i16 wt);

#### **Return Value**

```
wd[0] := ws[0] >> wt[0];
```

wd[1] := ws[1] >> wt[1];

.....

wd[7] := ws[7] >> wt[7];

#### Requirements

Header:#include<msa.h>

## 2.2.28.3. v4i32 \_\_builtin\_msa\_sra\_w(v4i32,v4i32)

#### **Specific**

Vector Shift Right Arithmetic.

v4i32 wd = \_\_builtin\_msa\_sra\_w(v4i32 ws,v4i32 wt);

$$wd[0] := ws[0] >> wt[0];$$

$$wd[1] := ws[1] >> wt[1];$$

$$wd[2] := ws[2] >> wt[2];$$

$$wd[3] := ws[3] >> wt[3];$$

Header:#include<msa.h>

## 2.2.28.4. v2i64 \_\_builtin\_msa\_sra\_d(v2i64,v2i64)

### **Specific**

Vector Shift Right Arithmetic.

v2i64 wd = \_\_builtin\_msa\_sra\_d(v2i64 ws,v2i64 wt);

#### **Return Value**

wd[0] := ws[0] >> wt[0];

wd[1] := ws[1] >> wt[1];

### Requirements

Header:#include<msa.h>

#### *2.2.29.* SRAI.df

## 2.2.29.1. v16i8 \_\_builtin\_msa\_srai\_b(v16i8,imm0\_7)

### **Specific**

Immediate Shift Right Arithmetic.

v16i8 wd = \_\_builtin\_msa\_srai\_b(v16i8 ws,imm0\_7 m);

#### **Return Value**

wd[0] := ws[0] >> m;

wd[1] := ws[1] >> m;

.....

```
wd[15] := ws[15] >> m;
```

Header:#include<msa.h>

## 2.2.29.2. v8i16 \_\_builtin\_msa\_srai\_h(v8i16,imm0\_15)

#### **Specific**

Immediate Shift Right Arithmetic.

```
v8i16 wd = __builtin_msa_srai_h(v8i16 ws,imm0_15 m);
```

#### **Return Value**

```
wd[0] := ws[0] >> m;
```

wd[1] := ws[1] >> m;

.....

wd[7] := ws[7] >> m;

#### Requirements

Header:#include<msa.h>

## 2.2.29.3. v4i32 \_\_builtin\_msa\_srai\_w(v4i32,imm0\_31)

### **Specific**

Immediate Shift Right Arithmetic.

```
v4i32 wd = __builtin_msa_srai_w(v4i32 ws,imm0_31 m);
```

$$wd[0] := ws[0] >> m;$$

$$wd[1] := ws[1] >> m;$$

```
wd[2] := ws[2] >> m;
```

$$wd[3] := ws[3] >> m;$$

Header:#include<msa.h>

## 2.2.29.4. v2i64 \_\_builtin\_msa\_srai\_d(v2i64,imm0\_63)

### **Specific**

Immediate Shift Right Arithmetic.

```
v2i64 wd = __builtin_msa_srai_d(v2i64 ws,imm0_63 m);
```

#### **Return Value**

$$wd[0] := ws[0] >> m;$$

$$wd[1] := ws[1] >> m;$$

#### Requirements

Header:#include<msa.h>

#### *2.2.30.* SRAR.df

## 2.2.30.1. v16i8 \_\_builtin\_msa\_srar \_b(v16i8,v16i8)

### **Specific**

Vector Shift Right Arithmetic Rounded.

```
v16i8 wd = __builtin_msa_srar _b(v16i8 ws,v16i8 wd);
```

```
wd[0] := srar(ws[0], wt[0], 8);
```

```
wd[1] := srar (ws[1], wt[1], 8);
.....
wd[15] := srar (ws[15], wt[15], 8);
```

Header:#include<msa.h>

## 2.2.30.2. v8i16 \_\_builtin\_msa\_srar\_h(v8i16,v8i16)

#### **Specific**

Vector Shift Right Arithmetic Rounded.

```
v8i16 wd = __builtin_msa_srar_h(v8i16 ws,v8i16 wd);
```

#### **Return Value**

```
wd[0] := srar (ws[0] , wt[0] , 16);
wd[1] := srar (ws[1] , wt[1] , 16);
.....
wd[7] := srar (ws[7] , wt[7] , 16);
```

#### Requirements

Header:#include<msa.h>

## 2.2.30.3. v4i32 \_\_builtin\_msa\_srar\_w(v4i32,v4i32)

#### **Specific**

Vector Shift Right Arithmetic Rounded.

```
v4i32 wd = __builtin_msa_srar_w(v4i32 ws,v4i32 wd);
```

```
wd[0] := srar (ws[0] , wt[0] , 32);
wd[1] := srar (ws[1] , wt[1] , 32);
wd[2] := srar (ws[2] , wt[2] , 32);
wd[3] := srar (ws[3] , wt[3] , 32);
```

Header:#include<msa.h>

# 2.2.30.4. v2i64 \_\_builtin\_msa\_srar\_d(v2i64,v2i64)

### **Specific**

Vector Shift Right Arithmetic Rounded.

v2i64 wd = \_\_builtin\_msa\_srar\_d(v2i64 ws,v2i64 wt);

#### **Return Value**

```
wd[0] := srar (ws[0] , wt[0] , 64);
wd[1] := srar (ws[1] , wt[1] , 64);
```

#### Requirements

Header:#include<msa.h>

#### *2.2.31.* SRARI.df

# 2.2.31.1. v16i8 \_\_builtin\_msa\_srari\_b(v16i8,imm0\_7)

## **Specific**

Immediate Shift Right Arithmetic Rounded.

```
v16i8 wd = __builtin_msa_srari_b(v16i8 ws,imm0_7 m);
```

```
wd[0] := srar (ws[0], m, 8);
wd[1] := srar (ws[1], m, 8);
.....
wd[15] := srar (ws[15], m, 8);
```

## Requirements

Header:#include<msa.h>

# 2.2.31.2. v8i16 \_\_builtin\_msa\_srari\_h(v8i16,imm0\_15)

## **Specific**

Immediate Shift Right Arithmetic Rounded.

```
v8i16 wd = __builtin_msa_srari_h(v8i16 ws,imm0_15 m);
```

#### **Return Value**

```
wd[0] := srar (ws[0], m, 16);
wd[1] := srar (ws[1], m, 16);
.....
wd[7] := srar (ws[7], m, 16);
```

### Requirements

Header:#include<msa.h>

# 2.2.31.3. v4i32 \_\_builtin\_msa\_srari\_w(v4i32,imm0\_31)

### **Specific**

Immediate Shift Right Arithmetic Rounded.

```
v4i32 wd = __builtin_msa_srari_w(v4i32 ws,imm0_31 m);
```

```
wd[0] := srar (ws[0], m, 32);
wd[1] := srar (ws[1], m, 32);
wd[2] := srar (ws[2], m, 32);
wd[3] := srar (ws[3], m, 32);
```

#### Requirements

Header:#include<msa.h>

## 2.2.31.4. v2i64 \_\_builtin\_msa\_srari\_d(v2i64,imm0\_63)

## **Specific**

Immediate Shift Right Arithmetic Rounded.

```
v2i64 wd = __builtin_msa_srari_d(v2i64 ws,imm0_63 m);
```

#### **Return Value**

```
wd[0] := srar (ws[0], m, 64);
wd[1] := srar (ws[1], m, 64);
```

#### Requirements

Header:#include<msa.h>

#### 2.2.32. SRL.df

## 2.2.32.1. v16i8 \_\_builtin\_msa\_srl \_b(v16i8,v16i8)

#### **Specific**

```
Vector Shift Right Logical.
```

```
wd[0] := ws[0] >> wt[0];
wd[1] := ws[1] >> wt[1];
.....
```

$$wd[15] := ws[15] >> wt[15];$$

### Requirements

Header:#include<msa.h>

# 2.2.32.2. v8i16 \_\_builtin\_msa\_srl\_h(v8i16,v8i16)

## **Specific**

Vector Shift Right Logical.

```
v8i16 wd = __builtin_msa_srl_h(v8i16 ws,v8i16 wt);
```

#### **Return Value**

```
wd[0] := ws[0] >> wt[0];
wd[1] := ws[1] >> wt[1];
.....
wd[7] := ws[7] >> wt[7];
```

## Requirements

Header:#include<msa.h>

# 2.2.32.3. v4i32 \_\_builtin\_msa\_srl\_w(v4i32,v4i32)

## **Specific**

Vector Shift Right Logical.

v4i32 wd = \_\_builtin\_msa\_srl\_w(v4i32 ws,v4i32 wt);

#### **Return Value**

```
wd[0] := ws[0] >> wt[0];
```

wd[1] := ws[1] >> wt[1];

wd[2] := ws[2] >> wt[2];

wd[3] := ws[3] >> wt[3];

## Requirements

Header:#include<msa.h>

# 2.2.32.4. v2i64 \_\_builtin\_msa\_srl\_d(v2i64,v2i64)

## **Specific**

Vector Shift Right Logical.

v2i64 wd = \_\_builtin\_msa\_srl\_d(v2i64 ws,v2i64 wt);

#### **Return Value**

wd[0] := ws[0] >> wt[0];

wd[1] := ws[1] >> wt[1];

### Requirements

Header:#include<msa.h>

#### 2.2.33. SRLI.df

## 2.2.33.1. v16i8 \_\_builtin\_msa\_srli\_b(v16i8,imm0\_7)

## **Specific**

Immediate Shift Right Logical.

v16i8 wd = \_\_builtin\_msa\_srli\_b(v16i8 ws,imm0\_7 m);

#### **Return Value**

```
wd[0] := ws[0] >> m;
```

wd[1] := ws[1] >> m;

.....

wd[15] := ws[15] >> m;

#### Requirements

Header:#include<msa.h>

# 2.2.33.2. v8i16 \_\_builtin\_msa\_srli\_h(v8i16,imm0\_15)

### **Specific**

Immediate Shift Right Logical.

v8i16 wd = \_\_builtin\_msa\_srli\_h(v8i16 ws,imm0\_15 m);

#### **Return Value**

```
wd[0] := ws[0] >> m;
```

wd[1] := ws[1] >> m;

.....

wd[7] := ws[7] >> m;

Header:#include<msa.h>

## 2.2.33.3. v4i32 \_\_builtin\_msa\_srli\_w(v4i32,imm0\_31)

## **Specific**

Immediate Shift Right Logical.

v4i32 wd = \_\_builtin\_msa\_srli\_w(v4i32 ws,imm0\_31 m);

#### **Return Value**

wd[0] := ws[0] >> m;

wd[1] := ws[1] >> m;

wd[2] := ws[2] >> m;

wd[3] := ws[3] >> m;

#### Requirements

Header:#include<msa.h>

# 2.2.33.4. v2i64 \_\_builtin\_msa\_srli\_d(v2i64,imm0\_63)

## **Specific**

Immediate Shift Right Logical.

v2i64 wd = \_\_builtin\_msa\_srli\_d(v2i64 ws,imm0\_63 m);

#### **Return Value**

wd[0] := ws[0] >> m;

wd[1] := ws[1] >> m;

### Requirements

#### 2.2.34. SRLR.df

## 2.2.34.1. v16i8 \_\_builtin\_msa\_srlr \_b(v16i8,v16i8)

## **Specific**

Vector Shift Right Logical Rounded.

v16i8 wd = \_\_builtin\_msa\_srlr \_b(v16i8 ws,v16i8 wt);

#### **Return Value**

```
wd[0] := srlr (ws[0] , wt[0] , 8);
wd[1] := srlr (ws[1] , wt[1] , 8);
.....
```

wd[15] := srlr (ws[15], wt[15], 8);

#### Requirements

Header:#include<msa.h>

# 2.2.34.2. v8i16 \_\_builtin\_msa\_srlr\_h(v8i16,v8i16)

#### **Specific**

Vector Shift Right Logical Rounded.

v8i16 wd = \_\_builtin\_msa\_srlr\_h(v8i16 ws,v8i16 wt);

```
wd[0] := srlr (ws[0], wt[0], 16);
wd[1] := srlr (ws[1], wt[1], 16);
```

.....

$$wd[7] := srlr(ws[7], wt[7], 16);$$

#### Requirements

Header:#include<msa.h>

## 2.2.34.3. v4i32 \_\_builtin\_msa\_srlr\_w(v4i32,v4i32)

## **Specific**

Vector Shift Right Logical Rounded.

```
v4i32 wd = __builtin_msa_srlr_w(v4i32 ws,v4i32 wt);
```

#### **Return Value**

```
wd[0] := srlr (ws[0] , wt[0] , 32);
wd[1] := srlr (ws[1] , wt[1] , 32);
wd[2] := srlr (ws[2] , wt[2] , 32);
```

$$wd[3] := srlr(ws[3], wt[3], 32);$$

## Requirements

Header:#include<msa.h>

# 2.2.34.4. v2i64 \_\_builtin\_msa\_srlr\_d(v2i64,v2i64)

#### **Specific**

Vector Shift Right Logical Rounded.

```
v2i64 wd = __builtin_msa_srlr_d(v2i64 ws,v2i64 wt);
```

```
wd[0] := srlr(ws[0], wt[0], 64);
```

```
wd[1] := srlr(ws[1], wt[1], 64);
```

Header:#include<msa.h>

#### *2.2.35.* SRLRI.df

# 2.2.35.1. v16i8 \_\_builtin\_msa\_srlri\_b(v16i8,imm0\_7)

## **Specific**

Immediate Shift Right Logical Rounded.

```
v16i8 wd = __builtin_msa_srlri_b(v16i8 ws,imm0_7 m);
```

#### **Return Value**

```
wd[0] := srlr (ws[0], m, 8);
wd[1] := srlr (ws[1], m, 8);
.....
wd[15] := srlr (ws[15], m, 8);
```

## Requirements

Header:#include<msa.h>

# 2.2.35.2. v8i16 \_\_builtin\_msa\_srlri\_h(v8i16,imm0\_15)

## **Specific**

Immediate Shift Right Logical Rounded.

```
v8i16 wd = __builtin_msa_srlri_h(v8i16 ws,imm0_15 m);
```

```
wd[0] := srlr (ws[0], m, 16);
wd[1] := srlr (ws[1], m, 16);
.....
wd[7] := srlr (ws[7], m, 16);
```

Header:#include<msa.h>

# 2.2.35.3. v4i32 \_\_builtin\_msa\_srlri\_w(v4i32,imm0\_31)

### **Specific**

Immediate Shift Right Logical Rounded.

```
v4i32 wd = __builtin_msa_srlri_w(v4i32 ws,imm0_31 m);
```

#### **Return Value**

```
wd[0] := srlr (ws[0], m, 32);
wd[1] := srlr (ws[1], m, 32);
wd[2] := srlr (ws[2], m, 32);
wd[3] := srlr (ws[3], m, 32);
```

#### Requirements

Header:#include<msa.h>

# 2.2.35.4. v2i64 \_\_builtin\_msa\_srlri\_d(v2i64,imm0\_63)

## **Specific**

Immediate Shift Right Logical Rounded.

```
v2i64 wd = __builtin_msa_srlri_d(v2i64 ws,imm0_63 m);
```

```
wd[0] := srlr (ws[0], m, 64);
wd[1] := srlr (ws[1], m, 64);
```

## Requirements

Header:#include<msa.h>

#### *2.2.36.* XOR.V

## **Specific**

Vector Logical Exclusive Or.

```
v16u8 wd = __builtin_msa_xor_v(v16u8 ws,v16u8 wt);
```

#### **Return Value**

```
wd[0] := ws[0] ^ wt[0];
wd[1] := ws[1] ^ wt[1];
.....
```

wd[15] := ws[15] ^ wt[1]6;

## Requirements

Header:#include<msa.h>

#### *2.2.37.* XORI.B

2.2.37.1. v16u8 \_\_builtin\_msa\_xori\_v(v16u8,imm0\_255)

## **Specific**

```
Immediate Logical Exclusive Or.
v16u8 wd = __builtin_msa_xori_v(v16u8 ws,imm0_255 i8);
Return Value
wd[0] := ws[0] ^ i8;
wd[1] := ws[1] ^ i8;
wd[15] := ws[15] ^ i8;
Requirements
Header:#include<msa.h>
2.2.38.
          PCNT.V
2.2.38.1. v16i8 __builtin_msa_pcnt_v (v16i8)
Specific
Vector Population.
v16i8 wd = __builtin_msa_pcnt_v (v16i8 ws);
Return Value
wd[0] := pcnt (ws,128);
wd[1] := 0;
wd[2] := 0;
wd[3] := 0;
wd[4] := 0;
wd[5] := 0;
```

```
wd[6] := 0;
wd[7] := 0;
wd[8] := 0;
wd[9] := 0;
wd[10] := 0;
```

$$wd[11] := 0;$$

$$wd[12] := 0;$$

$$wd[13] := 0;$$

$$wd[14] := 0;$$

$$wd[15] := 0;$$

Header:#include<msa.h>

#### *2.2.39.* BMR.V

# 2.2.39.1. v16i8 \_\_builtin\_msa\_bmr\_v \_b(v16i8,v16i8,v16i8)

### **Specific**

Vector Bit Move based on register.

```
v16i8 wd = __builtin_msa_bmr_v _b(v16i8 ws,v16i8 wt,v16i8 wr);
```

```
wd[0] := (ws[0]\&wr[0]) | (wt[0]\&(\sim wr[0]));

wd[1] := (ws[1]\&wr[1]) | (wt[1]\&(\sim wr[1]));
```

```
•••••
```

wd[15] := (ws[15]&wr[15]) | (wt[15]&(~wr[15]));

#### Requirements

Header:#include<msa.h>

#### *2.2.40.* BEXT.df

# 2.2.40.1. v16i8 \_\_builtin\_msa\_bext\_b (v16i8)

## **Specific**

Vector Bit Extract.

v16i8 wd = \_\_builtin\_msa\_bext\_b (v16i8 ws);

#### **Return Value**

wd=0;

t=0;

 $t = t \mid (((ws[0] >> 7) \& 0x1) << 0)$ 

 $t = t \mid (((ws[1] >> 7) \& 0x1) << 1)$ 

•••••

 $t = t \mid (((ws[15] >> 7)\&0x1) << 15)$ 

(v8i16)wd[0]=t;

## Requirements

Header:#include<msa.h>

## **Graphic example:**

 $ws[16]={0x00,0x10,0x2f,0x30,}$ 



# 2.2.40.2. v8i16 \_\_builtin\_msa\_bext\_h (v8i16)

**Specific** 

```
Vector Bit Extract.
v8i16 wd = __builtin_msa_bext_h (v8i16 ws);
Return Value
t=0;
t = t \mid (((ws[0] >> 15) \& 0x1) << 0)
t = t \mid (((ws[1] >> 15) \& 0x1) << 1)
t = t \mid (((ws[7] >> 15) \& 0x1) << 7)
(v16i8)wd[0]=t;
Requirements
Header:#include<msa.h>
2.2.40.3. v4i32 __builtin_msa_bext_w (v4i32)
Specific
Vector Bit Extract.
v4i32 wd = __builtin_msa_bext_w (v4i32 ws);
Return Value
t=0;
t = t \mid (((ws[0] >> 31) \& 0x1) << 0)
t = t \mid (((ws[1] >> 31) \& 0x1) << 1)
. . . . . .
t = t \mid (((ws[4] >> 31) \& 0x1) << 4)
```

```
(v16i8)wd[0]=t;
```

Header:#include<msa.h>

#### *2.2.41.* BEXP.df

# 2.2.41.1. v16i8 \_\_builtin\_msa\_bexp\_b (v16i8)

## **Specific**

Vector Bit Expand.

v16i8 wd = \_\_builtin\_msa\_bexp\_b (v16i8 ws);

#### **Return Value**

```
wd[0] := (((v4i32)ws[0])&(0x1<<0))? one8 : zero8;
```

wd[1] := (((v4i32)ws[0])&(0x1 << 1))? one8 : zero8;

•••••

wd[15] := (((v4i32)ws[0])&(0x1 << 15))? one8 : zero8;

## Requirements

Header:#include<msa.h>

#### **Graphic example:**

```
ws[16]={0x0f,0x10,0x2f,0x30,}
```

0x40,0x50,0x60,0x70,

0x80,0x90,0xa0,0xb0,

0xc0,0xd0,0xe0,0xf0};

# step1:

| w | 0xf | 0xe | 0xd | 0xc | 0xb | 0xa | 0x9 | 0x8 | 0x7 | 0x6 | 0x5 | 0x4 | 0x3 | 0x2 | 0x1 | 0x0 |
|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| s | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| W | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| d | U   | U   | U   | 0   | 0   | U   | U   | U   | 0   | U   | U   | U   | U   | U   | U   | U   |

# step2:

ws=Expand(ws);



| 1  | 0x0 | 0x0 | 0x0 | 0 00 | 0x0 | 0.00 | 0.00 | 0.00 | 0.00 |
|----|-----|-----|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|
| wd | 0   | 0   | 0   | 0xff | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | UXII | 0xff | 0xff | 0xff |

# 2.2.41.2. v16i8 \_\_builtin\_msa\_bexp\_2b (v16i8)

#### **Specific**

```
Vector Bit Expand.
```

```
v16i8 wd = __builtin_msa_bexp_2b (v16i8 ws);
```

```
wd = 0;
wd[0] := wd[0] | (((v2i64)ws[0])&(0x1<<0)) ? 0x03 : zero8;
wd[0] := wd[0] | (((v2i64)ws[0])&(0x1<<1)) ? 0x0c : zero8;
wd[0] := wd[0] | (((v2i64)ws[0])&(0x1<<2)) ? 0x30 : zero8;
wd[0] := wd[0] | (((v2i64)ws[0])&(0x1<<3)) ? 0xc0 : zero8;
wd[1] := wd[1] | (((v2i64)ws[0])&(0x1<<4)) ? 0x03: zero8;
wd[1] := wd[1] | (((v2i64)ws[0])&(0x1<<5)) ? 0x0c : zero8;
wd[1] := wd[1] | (((v2i64)ws[0])&(0x1<<6)) ? 0x30 : zero8;
wd[1] := wd[1] | (((v2i64)ws[0])&(0x1<<7)) ? 0xc0 : zero8;
wd[15] := wd[15] | (((v2i64)ws[0])&(0x1 << 60)) ? 0x03 : zero8;
wd[15] := wd[15] | (((v2i64)ws[0])&(0x1 << 61)) ? 0x0c : zero8;
wd[15] := wd[15] | (((v2i64)ws[0])&(0x1 << 62)) ? 0x30 : zero8;
wd[15] := wd[15] | (((v2i64)ws[0])&(0x1 << 63)) ? 0xc0 : zero8;
```

Header:#include<msa.h>

# **Graphic example:**

ws[16]={0x00,0x10,0x2f,0x30, 0x40,0x50,0x60,0x70, 0x80,0x90,0xa0,0xb0,

0xc0,0xd0,0xe0,0xf0};

### step1:

| W | 0xf | 0xe | 0xd | 0xc | 0xb | 0xa | 0x9 | 0x8 | 0x7 | 0x6 | 0x5 | 0x4 | 0x3 | 0x2 | 0x1 | 0x0 |
|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| s | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| W | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| d | U   | U   | U   | U   | U   | U   | U   | U   | 0   | U   | U   | U   | U   | U   | U   | U   |

## step2:





## 2.2.41.3. v16i8 \_\_builtin\_msa\_bexp\_4b (v16i8)

## **Specific**

```
Vector Bit Expand.
```

```
v16i8 wd = __builtin_msa_bexp_4b (v16i8 ws);
```

#### **Return Value**

```
wd = 0;
```

```
wd[0] := wd[0] | (((v4i32)ws[0])&(0x1<<0)) ? 0x0f : zero8;
```

$$wd[0] := wd[0] | (((v4i32)ws[0])&(0x1<<1)) ? 0xf0 : zero8;$$

$$wd[1] := wd[1] | (((v4i32)ws[0])&(0x1<<2)) ? 0x0f : zero8;$$

$$wd[1] := wd[1] | (((v4i32)ws[0])&(0x1<<3)) ? 0xf0 : zero8;$$

•••••

wd[15] := wd[15] | (((v4i32)ws[0])&(0x1 << 30)) ? 0x0f : zero8;

wd[15] := wd[15] | (((v4i32)ws[0])&(0x1 << 31)) ? 0xf0 : zero8;

### Requirements

Header:#include<msa.h>

# 2.2.41.4. v8i16 \_\_builtin\_msa\_bexp\_h (v8i16)

#### **Specific**

Vector Bit Expand.

```
v8i16 wd = __builtin_msa_bexp_h (v8i16 ws);
```

```
wd[0] := (((v4i32)ws[0])&(0x1<<0))? one16 : zero16;
```

```
wd[1] := (((v4i32)ws[0])&(0x1<<1)) ? one16 : zero16;
......
wd[7] := (((v4i32)ws[0])&(0x1<<7)) ? one16 : zero16;
```

Header:#include<msa.h>

# 2.2.41.5. v4i32 \_\_builtin\_msa\_bexp\_w (v4i32)

#### **Specific**

Vector Bit Expand.

v4i32 wd = \_\_builtin\_msa\_bexp\_w (v4i32 ws);

#### **Return Value**

```
wd[0] := (ws[0]&0x1) ? one32 : zero32;
wd[1] := (ws[0]&0x2) ? one32 : zero32;
wd[2] := (ws[0]&0x4) ? one32 : zero32;
wd[3] := (ws[0]&0x8) ? one32 : zero32;
```

#### Requirements

Header:#include<msa.h>

#### *2.2.42.* MOVBT.B

# 2.2.42.1. v16i8 \_\_builtin\_msa\_movbt\_b (v16i8,v16i8)

## **Specific**

Move byte extract by bit-mask.

```
v16i8 wd = __builtin_msa_movbt_b (v16i8 ws,v16i8 wt);
Return Value
j=0;
wd = 0;
((v8i16)wt & (0x1 << 0)) ? (wd[j] = ws[0], j=j+1):default
((v8i16)wt & (0x1 <<1)) ? (wd[j] = ws[1], j=j+1):default
•••••
((v8i16)wt & (0x1 << 15)) ? (wd[j] = ws[15], j=j+1):default
Requirements
Header:#include<msa.h>
test_movebt_b:
char a[16]=\{0x00,0x00,0x00,0x00,
           0x00,0x00,0x00,0x00,
           0x00,0x00,0x00,0x00,
           0x00,0x00,0xff,0xaa;
char b[16]=\{0x00,0x01,0x02,0x03,
           0x04,0x05,0x06,0x07,
           0x08,0x09,0x10,0x11,
           0x12,0x13,0x14,0x15;
char c[16]=0;
v16i8 va,vb,vc;
va = __builtin_msa_ld_b(a,0);
```

# $ws[16] = \{0x00,0x01,0x02,0x03,$

0x04,0x05,0x06,0x07,

0x00,0x00,0xff,0xaa};

0x08,0x09,0x10,0x11,

0x12,0x13,0x14,0x15;

#### step1:

| W | 0x1 | 0x1 | 0x1 | 0x1 | 0x1 | 0x1 | 0x0  | 0x0 |
|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|-----|
| S | 5   | 4   | 3   | 2   | 1   | 0   | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1    | 0   |
| W | 0x0 | 0xff | 0x0 |
| t | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | UXII | 0   |

### step2:



#### *2.2.43.* MOVBP.B

## 2.2.43.1. v16i8 \_\_builtin\_msa\_movbp\_b (v16i8,v16i8)

## **Specific**

```
Move byte expand by bit-mask.
```

```
v16i8 wd = __builtin_msa_movbp_b (v16i8 ws,v16i8 wt);
```

#### **Return Value**

```
j=0;
```

wd=0;

$$((v8i16)wt & (0x1 << 0)) ? (wd[0] = ws[j], j=j+1):default$$

$$((v8i16)wt & (0x1 <<1)) ? (wd[1] = ws[j], j=j+1):default$$

.....

$$((v8i16)wt & (0x1 << 15)) ? (wd[15] = ws[j], j=j+1):default$$

#### Requirements

Header:#include<msa.h>

#### **Graphic example:**

0x08,0x09,0x10,0x11,

0x12,0x13,0x14,0x15};

# step1:

| w | 0x1 | 0x1 | 0x1 | 0x1 | 0x1 | 0x1 | 0x0   | 0x0 |
|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|-----|
| s | 5   | 4   | 3   | 2   | 1   | 0   | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1     | 0   |
| W | 0x0 | Oveff | 0x0 |
| t | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0xff  | 0   |

# step2:





#### 2.2.44. BMU.V

# 2.2.44.1. v16i8 \_\_builtin\_msa\_bmu\_v (v16i8,v16i8,v16i8)

## **Specific**

Vector bit Mask Update.

v16i8 wd = \_\_builtin\_msa\_bmu\_v (v16i8 wd,v16i8 ws,v16i8 wt);

#### **Return Value**

wd :=bmu\_v(ws,wd,wt[0]);

## Requirements

Header:#include<msa.h>

```
test_bmu_v:
signed char a[16] = \{0xfa,0xff,0x00,0x00,
                0x00,0x00,0x00,0x00,
                0x00,0x00,0x00,0x00,
                0x00,0x00,0x00,0x00};
signed char b[16] = \{0x55,0xff,0xff,0x00,
                0x00,0x00,0x00,0x00,
                0x00,0x00,0x00,0x00,
                0x00,0x00,0x00,0x00};
signed char c[16] = \{7,0,0,0,
                0,0,0,0,
                0,0,0,0,
                0,0,0,0;
v16i8 va,vb,vc;
va = __builtin_msa_ld_b(a,0);
vb = __builtin_msa_ld_b(b,0);
vc = __builtin_msa_ld_b(c,0);
va = __builtin_msa_bmu_v (va,vb,vc);
__builtin_msa_st_b(va,a,0);
Result:
a[16] = \{0x52,0xff,0x00,0x00,
```

## **Graphic example:**

#### step1:

| w | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0    | 0xff | 0xf |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|------|------|-----|
| d | Ü | U | ) | ) | 0 | ) | ) | ) | ) | ) | ) | ) | ) |      | OXII | a   |
| W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Ovff | 0xff | 0x5 |
| S | U | U | O | O | O | O | O | O | O | O | O | O | O | UXII | UXII | 5   |
| w | 0 | 0 | 0 | 0 | ) | 0 | ) | 0 | 0 | 0 | 0 | 0 | 0 | 0    | 0    | 1   |
| t | 0 | U | U | U | U | U | U | U | U | 0 | 0 | 0 | 0 | U    | U    | /   |

# step2:







## 2.3. Floating-Point Arithmetic

#### 2.3.1. FADD.df

## 2.3.1.1. v4f32 \_\_builtin\_msa\_fadd\_w(v4f32,v4f32)

## **Specific**

Vector Floating-Point Addition.

v4f32 wd = \_\_builtin\_msa\_fadd\_w(v4f32ws,v4f32 wt);

#### **Return Value**

wd[0] := ws[0] + wt[0];

wd[1] := ws[1] + wt[1];

wd[2] := ws[2] + wt[2];

wd[3] := ws[3] + wt[3];

#### Requirements

Header:#include<msa.h>

# 2.3.1.2. v2f64 \_\_builtin\_msa\_fadd\_d(v2f64,v2f64)

#### **Specific**

Vector Floating-Point Addition.

v2f64 wd = \_\_builtin\_msa\_fadd\_d(v2f64 ws,v2f64 wt);

#### **Return Value**

wd[0] := ws[0] + wt[0];

wd[1] := ws[1] + wt[1];

Header:#include<msa.h>

#### 2.3.2. FDIV.df

## 2.3.2.1. v4f32 \_\_builtin\_msa\_fdiv\_w(v4f32,v4f32)

### **Specific**

Vector Floating-Point Division.

v4f32 wd = \_\_builtin\_msa\_fdiv\_w(v4f32 ws,v4f32 wt);

#### **Return Value**

```
wd[0] := ws[0] / wt[0];
```

wd[1] := ws[1] / wt[1];

wd[2] := ws[2] / wt[2];

wd[3] := ws[3] / wt[3];

## Requirements

Header:#include<msa.h>

# 2.3.2.2. v2f64 \_\_builtin\_msa\_fdiv\_d(v2f64,v2f64)

## **Specific**

Vector Floating-Point Division.

v2f64 wd = \_\_builtin\_msa\_fdiv\_d(v2f64 ws,v2f64 wt);

#### **Return Value**

wd[0] := ws[0] / wt[0];

```
wd[1] := ws[1] / wt[1];
```

Header:#include<msa.h>

#### 2.3.3. FEXP2.df

# 2.3.3.1. v4f32 \_\_builtin\_msa\_fexp2\_w(v4f32,v4i32)

## **Specific**

Vector Floating-Point Base 2 Exponentiation.

#### **Return Value**

$$wd[0] := ws[0] * 2^{wt[0]};$$
 $wd[1] := ws[1] * 2^{wt[1]};$ 
 $wd[2] := ws[2] * 2^{wt[2]};$ 
 $wd[3] := ws[3] * 2^{wt[3]};$ 

#### Requirements

Header:#include<msa.h>

# 2.3.3.2. v2f64 \_\_builtin\_msa\_fexp2\_d(v2f64,v2i64)

## **Specific**

Vector Floating-Point Base 2 Exponentiation.

$$v2f64 \text{ wd} = \_builtin\_msa\_fexp2\_d(v2f64 \text{ ws,}v2i64 \text{ wt});$$

$$wd[0] := ws[0] * 2^{wt[0]};$$
  
 $wd[1] := ws[1] * 2^{wt[1]};$ 

Header:#include<msa.h>

#### 2.3.4. FLOG2.df

## 2.3.4.1. v4f32 \_\_builtin\_msa\_flog2\_w(v4f32)

### **Specific**

Vector Floating-Point Base 2 Logarithm.

```
v4f32 wd = __builtin_msa_flog2_w(v4f32 ws);
```

#### **Return Value**

```
wd[0] := log(ws[0]);
wd[1] := log(ws[1]);
wd[2] := log(ws[2]);
wd[3] := log(ws[3]);
```

### Requirements

Header:#include<msa.h>

## 2.3.4.2. v2f64 \_\_builtin\_msa\_flog2\_d(v2f64)

## **Specific**

Vector Floating-Point Base 2 Logarithm.

#### **Return Value**

```
wd[0] := log(ws[0]);

wd[1] := log(ws[1]);
```

### Requirements

Header:#include<msa.h>

#### *2.3.5.* FMADD.df

## 2.3.5.1. v4f32 \_\_builtin\_msa\_fmadd\_w(v4f32,v4f32,v4f32)

## **Specific**

Vector Floating-Point Multiply-Add.

```
v4f32 wd = __builtin_msa_fmadd_w(v4f32 wd,v4f32 ws,v4f32 wt);
```

#### **Return Value**

```
wd[0] := wd[0] + ws[0]*wt[0];
wd[1] := wd[1] + ws[1]*wt[1];
wd[2] := wd[2] + ws[2]*wt[2];
wd[3] := wd[3] + ws[3]*wt[3];
```

## Requirements

Header:#include<msa.h>

# 2.3.5.2. v2f64 \_\_builtin\_msa\_fmadd\_d(v2f64,v2f64,v2f64)

#### **Specific**

Vector Floating-Point Multiply-Add.

```
v2f64 wd = __builtin_msa_fmadd_d(v2f64 wd,v2f64 ws,v2f64 wt);
```

#### **Return Value**

$$wd[0] := wd[0] + ws[0]*wt[0];$$
  
 $wd[1] := wd[1] + ws[1]*wt[1];$ 

#### Requirements

Header:#include<msa.h>

#### 2.3.6. FMSUB.df

## 2.3.6.1. v4f32 \_\_builtin\_msa\_fmsub\_w(v4f32,v4f32,v4f32)

## **Specific**

Vector Floating-Point Multiply-Sub.

```
v4f32 wd = __builtin_msa_fmsub_w(v4f32 wd,v4f32 ws,v4f32 wt);
```

#### **Return Value**

```
wd[0] := wd[0] - ws[0]*wt[0];
wd[1] := wd[1] - ws[1]*wt[1];
wd[2] := wd[2] - ws[2]*wt[2];
wd[3] := wd[3] - ws[3]*wt[3];
```

### Requirements

Header:#include<msa.h>

## 2.3.6.2. v2f64 \_\_builtin\_msa\_fmsub\_d(v2f64,v2f64,v2f64)

#### **Specific**

Vector Floating-Point Multiply-Sub.

#### **Return Value**

$$wd[0] := wd[0] - ws[0]*wt[0];$$

$$wd[1] := wd[1] - ws[1]*wt[1];$$

### Requirements

Header:#include<msa.h>

#### 2.3.7. FMAX.df

## 2.3.7.1. v4f32 \_\_builtin\_msa\_fmax\_w(v4f32,v4f32)

## **Specific**

Vector Floating-Point Maximum.

```
v4f32 wd = __builtin_msa_fmax_w(v4f32 ws,v4f32 wt);
```

#### **Return Value**

```
wd[0] := (ws[0]>wt[0]) ? ws[0]:wt[0];
```

$$wd[2] := (ws[2]>wt[2]) ? ws[2]:wt[2];$$

$$wd[3] := (ws[3]>wt[3]) ? ws[3]:wt[3];$$

#### Requirements

## 2.3.7.2. v2f64 \_\_builtin\_msa\_fmax\_d(v2f64,v2f64)

### **Specific**

Vector Floating-Point Maximum.

```
v2f64 wd = __builtin_msa_fmax_d(v2f64 ws,v2f64 wt);
```

#### **Return Value**

```
wd[0] := (ws[0]>wt[0]) ? ws[0]:wt[0];
wd[1] := (ws[1]>wt[1]) ? ws[1]:wt[1];
```

## Requirements

Header:#include<msa.h>

#### 2.3.8. FMIN.df

## 2.3.8.1. v4f32 \_\_builtin\_msa\_fmin\_w(v4f32,v4f32)

#### **Specific**

Vector Floating-Point Minimum.

```
v4f32 wd = __builtin_msa_fmin_w(v4f32 ws,v4f32 wt);
```

#### **Return Value**

```
wd[0] := (ws[0]<wt[0]) ? ws[0] :wt[0];
wd[1] := (ws[1]<wt[1]) ? ws[1] :wt[1];
wd[2] := (ws[2]<wt[2]) ? ws[2] :wt[2];
wd[3] := (ws[3]<wt[3]) ? ws[3] :wt[3];
```

#### Requirements

## 2.3.8.2. v2f64 \_\_builtin\_msa\_fmin\_d(v2f64,v2f64)

## **Specific**

Vector Floating-Point Minimum.

```
v2f64 wd = __builtin_msa_fmin_d(v2f64 ws,v2f64 wt);
```

#### **Return Value**

```
wd[0] := (ws[0]<wt[0]) ? ws[0] :wt[0];
wd[1] := (ws[1]<wt[1]) ? ws[1] :wt[1];
```

## Requirements

Header:#include<msa.h>

### *2.3.9.* FMAX\_A.df

## 2.3.9.1. v4f32 \_\_builtin\_msa\_fmax\_a\_w(v4f32,v4f32)

## **Specific**

Vector Floating-Point Maximum Based on Absolute Values.

```
v4f32 wd = __builtin_msa_fmax_a_w(v4f32 ws,v4f32 wt);
```

```
wd[0] := (fabs(ws[0], 32) > fabs(wt[0], 32)) ? ws[0] : wt[0];
```

$$wd[1] := (fabs(ws[1], 32) > fabs(wt[1], 32)) ? ws[1] : wt[1];$$

$$wd[2] := (fabs(ws[2], 32) > fabs(wt[2], 32)) ? ws[2] : wt[2];$$

```
wd[3] := (fabs(ws[3], 32) > fabs(wt[3], 32)) ? ws[3] : wt[3];
```

Header:#include<msa.h>

## 2.3.9.2. v2f64 \_\_builtin\_msa\_fmax\_a\_d(v2f64,v2f64)

#### **Specific**

Vector Floating-Point Maximum Based on Absolute Values.

$$v2f64 \text{ wd} = \_builtin\_msa\_fmax\_a\_d(v2f64 \text{ ws,}v2f64 \text{ wt});$$

#### **Return Value**

$$wd[0] := (fabs(ws[0], 64) > fabs(wt[0], 64)) ? ws[0] : wt[0];$$

$$wd[1] := (fabs(ws[1], 64) > fabs(wt[1], 64)) ? ws[1] : wt[1];$$

#### Requirements

Header:#include<msa.h>

#### *2.3.10.* FMIN\_A.df

## 2.3.10.1. v4f32 \_\_builtin\_msa\_fmin\_a\_w(v4f32,v4f32)

#### **Specific**

Vector Floating-Point Minimum Based on Absolute Values.

$$wd[0] := (fabs(ws[0], 32) < fabs(wt[0], 32)) ? ws[0] : wt[0];$$

$$wd[1] := (fabs(ws[1], 32) < fabs(wt[1], 32)) ? ws[1] : wt[1];$$

wd[2] := (fabs(ws[2], 32) < fabs(wt[2], 32)) ? ws[2] : wt[2];

```
wd[3] := (fabs(ws[3], 32) < fabs(wt[3], 32)) ? ws[3] : wt[3];
```

Header:#include<msa.h>

## 2.3.10.2. v2f64 \_\_builtin\_msa\_fmin\_a\_d(v2f64,v2f64)

#### **Specific**

Vector Floating-Point Minimum Based on Absolute Values.

$$v2f64 \text{ wd} = \_builtin\_msa\_fmin\_a\_d(v2f64 \text{ ws}, v2f64 \text{ wt});$$

#### **Return Value**

```
wd[0] := (fabs(ws[0], 64) < fabs(wt[0], 64)) ? ws[0] : wt[0];
```

$$wd[1] := (fabs(ws[1], 64) < fabs(wt[1], 64)) ? ws[1] : wt[1];$$

#### Requirements

Header:#include<msa.h>

#### *2.3.11.* FMUL.df

## 2.3.11.1. v4f32 \_\_builtin\_msa\_fmul\_w(v4f32,v4f32)

#### **Specific**

Vector Floating-Point Multiplication.

```
v4f32 wd = __builtin_msa_fmul_w(v4f32 ws,v4f32 wt);
```

```
wd[0] := ws[0] * wt[0];
```

```
wd[2] := ws[2] * wt[2];
```

$$wd[3] := ws[3] * wt[3];$$

Header:#include<msa.h>

# 2.3.11.2. v2f64 \_\_builtin\_msa\_fmul\_d(v2f64,v2f64)

## **Specific**

Vector Floating-Point Multiplication.

```
v2f64 wd = __builtin_msa_fmul_d(v2f64 ws,v2f64 wt);
```

#### **Return Value**

```
wd[0] := ws[0] * wt[0];
```

#### Requirements

Header:#include<msa.h>

#### *2.3.12.* FRCP.df

# 2.3.12.1. v4f32 \_\_builtin\_msa\_frcp\_w(v4f32)

## **Specific**

Vector Approximate Floating-Point Reciprocal.

```
v4f32 wd = __builtin_msa_frcp_w(v4f32 ws);
```

$$wd[0] := 1.0 / ws[0];$$

$$wd[1] := 1.0 / ws[1];$$

$$wd[2] := 1.0 / ws[2];$$

$$wd[3] := 1.0 / ws[3];$$

Header:#include<msa.h>

# 2.3.12.2. v2f64 \_\_builtin\_msa\_frcp\_d(v2f64)

#### **Specific**

Vector Approximate Floating-Point Reciprocal.

#### **Return Value**

$$wd[0] := 1.0 / ws[0];$$

$$wd[1] := 1.0 / ws[1];$$

#### Requirements

Header:#include<msa.h>

#### *2.3.13.* FRINT.df

# 2.3.13.1. v4f32 \_\_builtin\_msa\_frint\_w(v4f32)

### **Specific**

Vector Floating-Point Round to Integer.

```
wd[0] := single_rto_sint(ws[0]);
wd[1] := single_rto_sint(ws[1]);
wd[2] := single_rto_sint(ws[2]);
wd[3] := single_rto_sint(ws[3]);
```

Header:#include<msa.h>

## 2.3.13.2. v2f64 \_\_builtin\_msa\_frint\_d(v2f64)

### **Specific**

Vector Floating-Point Round to Integer.

v2f64 wd = \_\_builtin\_msa\_frint\_d(v2f64 ws);

#### **Return Value**

```
wd[0] := single_rto_sint(ws[0]);
wd[1] := single_rto_sint(ws[1]);
```

## Requirements

Header:#include<msa.h>

## 2.3.14. FRSQRT.df

# *2.3.14.1.* v4f32 \_\_builtin\_msa\_frsqrt\_w(v4f32)

## **Specific**

Vector Approximate Floating-Point Reciprocal of Square Root.

```
v4f32 wd = __builtin_msa_frsqrt_w(v4f32 ws);
```

#### **Return Value**

## Requirements

Header:#include<msa.h>

## 2.3.14.2. v2f64 \_\_builtin\_msa\_frsqrt\_d(v2f64)

## **Specific**

Vector Approximate Floating-Point Reciprocal of Square Root.

#### **Return Value**

```
wd[0] := 1.0 / sqrt(ws[0]);
wd[1] := 1.0 / sqrt(ws[1]);
```

#### Requirements

Header:#include<msa.h>

## *2.3.15.* FSQRT.df

# 2.3.15.1. v4f32 \_\_builtin\_msa\_fsqrt\_w(v4f32)

## **Specific**

Vector Floating-Point Square Root.

```
v4f32 wd = __builtin_msa_fsqrt_w(v4f32 ws);
```

#### **Return Value**

```
wd[0] := sqrt(ws[0]);
wd[1] := sqrt(ws[1]);
wd[2] := sqrt(ws[2]);
wd[3] := sqrt(ws[3]);
```

#### Requirements

Header:#include<msa.h>

# 2.3.15.2. v2f64 \_\_builtin\_msa\_fsqrt\_d(v2f64)

## **Specific**

Vector Floating-Point Square Root.

```
v2f64 wd = __builtin_msa_fsqrt_d(v2f64 ws);
```

#### **Return Value**

```
wd[0] := sqrt(ws[0]);
wd[1] := sqrt(ws[1]);
```

## Requirements

Header:#include<msa.h>

#### *2.3.16.* FSUB.df

## 2.3.16.1. v4f32 \_\_builtin\_msa\_fsub\_w(v4f32, v4f32)

## **Specific**

Vector Floating-Point Subtraction.

```
v4f32 wd =__builtin_msa_fsub_w(v4f32 ws, v4f32 wt);
```

#### **Return Value**

```
wd[0] := ws[0] - wt[0];
wd[1] := ws[1] - wt[1];
wd[2] := ws[2] - wt[2];
wd[3] := ws[3] - wt[3];
```

### Requirements

Header:#include<msa.h>

## 2.3.16.2. v2f64 \_\_builtin\_msa\_fsub\_d(v2f64, v2f64)

## **Specific**

Vector Floating-Point Subtraction.

```
v2f64 wd = __builtin_msa_fsub_d(v2f64 ws, v2f64 wt);
```

#### **Return Value**

```
wd[0] := ws[0] - wt[0];

wd[1] := ws[1] - wt[1];
```

### Requirements

Header:#include<msa.h>

### *2.3.17.* FCMUL.W

## 2.3.17.1. v4f32 \_\_builtin\_msa\_fcmul\_w (v4f32,v4f32)

### **Specific**

Vecoter Floating-Point Complex Multiplication.

```
v4f32 wd = __builtin_msa_fcmul_w (v4f32 ws,v4f32 wt);
```

#### **Return Value**

```
wd[0] := (v2f64)complex_mul((v2f64)ws[0] , (v2f64)wt[0]);
wd[1] := (v2f64)complex_mul((v2f64)ws[1], (v2f64)wt[1]);
```

## Requirements

Header:#include<msa.h>

## 2.4. Floating-Point Non Arithmetic

#### 2.4.1. FCLASS.df

# 2.4.1.1. v4f32 \_\_builtin\_msa\_fclass\_w(v4f32)

#### **Specific**

Vector Floating-Point Class Mask.

```
v4f32 wd = __builtin_msa_fclass_w(v4f32 ws);
```

```
wd[0] := fclass(ws[0],32);
wd[1] := fclass(ws[1],32);
wd[2] := fclass(ws[2],32);
wd[3] := fclass(ws[3],32);
```

Header:#include<msa.h>

## 2.4.1.2. v2f64 \_\_builtin\_msa\_fclass\_d(v2f64)

## **Specific**

Vector Floating-Point Class Mask.

v2f64 wd = \_\_builtin\_msa\_fclass\_d(v2f64 ws);

#### **Return Value**

```
wd[0] := fclass(ws[0],64);
```

wd[1] := fclass(ws[1],64);

## Requirements

Header:#include<msa.h>

## 2.5. Floating-Point Compare

#### *2.5.1.* FCAF.df

# 2.5.1.1. v4i32 \_\_builtin\_msa\_fcaf\_w(v4f32, v4f32)

### **Specific**

Vector Floating-Point Quiet Compare Always False.

v4i32 wd = \_\_builtin\_msa\_fcaf\_w(v4f32 ws, v4f32 wt);

#### **Return Value**

```
wd[0] := quiet_FALSE(ws[0],wt[0],32);
```

wd[1] := quiet\_FALSE(ws[1],wt[1],32);

```
wd[2] := quiet_FALSE(ws[2],wt[2],32);
```

Header:#include<msa.h>

## 2.5.1.2. v2i64 \_\_builtin\_msa\_fcaf\_d(v2f64, v2f64)

## **Specific**

Vector Floating-Point Quiet Compare Always False.

v2i64 wd = \_\_builtin\_msa\_fcaf\_d(v2f64 ws, v2f64 wt);

#### **Return Value**

```
wd[0] := quiet_FALSE(ws[0], wt[0], 64);
```

#### Requirements

Header:#include<msa.h>

#### 2.5.2. FCUN.df

# 2.5.2.1. v4i32 \_\_builtin\_msa\_fcun\_w(v4f32, v4f32)

#### **Specific**

Vector Floating-Point Quite Compare Unordered.

v4i32 wd = \_\_builtin\_msa\_fcun\_w(v4f32 ws, v4f32 wt);

$$wd[2] := ((ws[2] == NAN) || (wt[2] == NAN)) ? one32:zero32;$$

$$wd[3] := ((ws[3] == NAN) || (wt[3] == NAN)) ? one32:zero32;$$

Header:#include<msa.h>

## 2.5.2.2. v2i64 \_\_builtin\_msa\_fcun\_d(v2f64, v2f64)

### **Specific**

Vector Floating-Point Quite Compare Unordered.

$$v2i64 \text{ wd} = \_builtin\_msa\_fcun\_d(v2f64 \text{ ws}, v2f64 \text{ wt});$$

#### **Return Value**

$$wd[0] := ((ws[0]==NAN)||(wt[0]==NAN))$$
? one64:zero64;

$$wd[1] := ((ws[1] == NAN) || (wt[1] == NAN)) ? one64:zero64;$$

## Requirements

Header:#include<msa.h>

#### 2.5.3. FCOR.df

# 2.5.3.1. v4i32 \_\_builtin\_msa\_fcor\_w(v4f32, v4f32)

### **Specific**

Vector Floating-Point Quiet Compare Ordered.

#### **Return Value**

$$\label{eq:wd[0]:=(ws[0]!=NAN)&&(wt[0]!=NAN))? one 32: zero 32$$ wd[1] := ((ws[1]!=NAN)&&(wt[1]!=NAN))? one 32: zero 32$$ wd[2] := ((ws[2]!=NAN)&&(wt[2]!=NAN))? one 32: zero 32$$ wd[3] := ((ws[3]!=NAN)&&(wt[3]!=NAN))? one 32: zero 32$$$$

#### Requirements

Header:#include<msa.h>

## 2.5.3.2. v2i64 \_\_builtin\_msa\_fcor\_d(v2f64, v2f64)

## **Specific**

Vector Floating-Point Quiet Compare Ordered.

v2i64 wd = \_\_builtin\_msa\_fcor\_d(v2f64 ws, v2f64 wt);

#### **Return Value**

$$wd[0] := ((ws[0]!=NAN)||(wt[0]!=NAN))$$
? one64: zero64  $wd[1] := ((ws[1]!=NAN)||(wt[1]!=NAN))$ ? one64: zero64

### Requirements

Header:#include<msa.h>

## 2.5.4. FCEQ.df

# 2.5.4.1. v4i32 \_\_builtin\_msa\_fceq\_w(v4f32, v4f32)

## **Specific**

Vector Floating-Point Quiet Compare Equal.

#### **Return Value**

$$wd[0] := ( (ws[0] == wt[0]) \&\& ((ws[0]! = NAN) || (wt[0]! = NAN)) ) ? one32:zero32 \\ wd[1] := ( (ws[1] == wt[1]) \&\& ((ws[1]! = NAN) || (wt[1]! = NAN)) ) ? one32:zero32 \\ wd[2] := ( (ws[2] == wt[2]) \&\& ((ws[2]! = NAN) || (wt[2]! = NAN)) ) ? one32:zero32 \\ wd[3] := ( (ws[3] == wt[3]) \&\& ((ws[3]! = NAN) || (wt[3]! = NAN)) ) ? one32:zero32 \\$$

#### Requirements

Header:#include<msa.h>

## 2.5.4.2. v2i64 \_\_builtin\_msa\_fceq\_d(v2f64, v2f64)

### **Specific**

Vector Floating-Point Quiet Compare Equal.

 $v2i64 \text{ wd} = \_builtin\_msa\_fceq\_d(v2f64 \text{ ws}, v2f64 \text{ wt});$ 

#### **Return Value**

$$wd[0] := ( (ws[0] == wt[0]) \&\& ((ws[0]! = NAN) || (wt[0]! = NAN)) )? one64:zero64 \\ wd[1] := ( (ws[1] == wt[1]) \&\& ((ws[1]! = NAN) || (wt[1]! = NAN)) )? one64:zero64$$

#### Requirements

#### 2.5.5. FCUNE.df

## 2.5.5.1. v4i32 \_\_builtin\_msa\_fcune\_w(v4f32, v4f32)

#### **Specific**

Vector Floating-Point Quiet Compare Unordered or Not Equal.

v4i32 wd = \_\_builtin\_msa\_fcune\_w(v4f32 ws, v4f32 wt);

#### **Return Value**

 $wd[0] := ( (ws[0]!=wt[0]) \mid\mid ((ws[0]==NAN) \mid\mid (wt[0]==NAN)) )?one32:zero32 \\ wd[1] := ( (ws[1]!=wt[1]) \mid\mid ((ws[1]==NAN) \mid\mid (wt[1]==NAN)) )?one32:zero32 \\ wd[2] := ( (ws[2]!=wt[2]) \mid\mid ((ws[2]==NAN) \mid\mid (wt[2]==NAN)) )?one32:zero32 \\ wd[3] := ( (ws[3]!=wt[3]) \mid\mid ((ws[3]==NAN) \mid\mid (wt[3]==NAN)) )?one32:zero32 \\ \end{aligned}$ 

#### Requirements

Header:#include<msa.h>

# 2.5.5.2. v2i64 \_\_builtin\_msa\_fcune\_d(v2f64, v2f64)

#### **Specific**

Vector Floating-Point Quiet Compare Unordered or Not Equal.

v2i64 wd = \_\_builtin\_msa\_fcune\_d(v2f64 ws, v2f64 wt);

#### **Return Value**

 $wd[0] := ( (ws[0]!=wt[0]) \mid\mid ((ws[0]==NAN)|\mid (wt[0]==NAN)) )?one64:zero64 \\ wd[1] := ( (ws[1]!=wt[1]) \mid\mid ((ws[1]==NAN)|\mid (wt[1]==NAN)) )?one64:zero64$ 

#### Requirements

### 2.5.6. FCUEQ.df

## 2.5.6.1. v4i32 \_\_builtin\_msa\_fcueq\_w(v4f32, v4f32)

### **Specific**

Vector Floating-Point Quiet Compare Unordered or Equal.

v4i32 wd = \_\_builtin\_msa\_fcueq\_w(v4f32 ws, v4f32 wt);

#### **Return Value**

$$wd[0] := ( (ws[0] == wt[0]) \mid | ((ws[0] == NAN) \mid | (wt[0] == NAN)) )? one 32: zero 32 \\ wd[1] := ( (ws[1] == wt[1]) \mid | ((ws[1] == NAN) \mid | (wt[1] == NAN)) )? one 32: zero 32 \\ wd[2] := ( (ws[2] == wt[2]) \mid | ((ws[2] == NAN) \mid | (wt[2] == NAN)) )? one 32: zero 32 \\ wd[3] := ( (ws[3] == wt[3]) \mid | ((ws[3] == NAN) \mid | (wt[3] == NAN)) )? one 32: zero 32 \\ \end{cases}$$

### Requirements

Header:#include<msa.h>

# 2.5.6.2. v2i64 \_\_builtin\_msa\_fcueq\_d(v2f64, v2f64)

#### **Specific**

Vector Floating-Point Quiet Compare Unordered or Equal.

v2i64 wd = \_\_builtin\_msa\_fcueq\_d(v2f64 ws, v2f64 wt);

#### **Return Value**

$$wd[0] := ((ws[0]==wt[0]) || ((ws[0]==NAN)|| (wt[0]==NAN)))?one64:zero64$$
  
 $wd[1] := ((ws[1]==wt[1]) || ((ws[1]==NAN)|| (wt[1]==NAN)))?one64:zero64$ 

#### Requirements

#### 2.5.7. FCNE.df

## 2.5.7.1. v4i32 \_\_builtin\_msa\_fcne\_w(v4f32, v4f32)

#### **Specific**

Vector Floating-Point Quiet Compare Not Equal.

v4i32 wd = \_\_builtin\_msa\_fcne\_w(v4f32 ws, v4f32 wt);

#### **Return Value**

 $wd[0] := ( (ws[0]!=wt[0] ) \&\&((ws[0]!=NAN)|| (wt[0]!=NAN)) )? one 32: zero 32 \\ wd[1] := ( (ws[1]!=wt[1] ) \&\&((ws[1]!=NAN)|| (wt[1]!=NAN)) )? one 32: zero 32 \\ wd[2] := ( (ws[2]!=wt[2] ) \&\&((ws[2]!=NAN)|| (wt[2]!=NAN)) )? one 32: zero 32 \\ wd[3] := ( (ws[3]!=wt[3] ) \&\&((ws[3]!=NAN)|| (wt[3]!=NAN)) )? one 32: zero 32 \\ \end{aligned}$ 

#### Requirements

Header:#include<msa.h>

## 2.5.7.2. v2i64 \_\_builtin\_msa\_fcne\_d(v2f64, v2f64)

#### **Specific**

Vector Floating-Point Quiet Compare Not Equal.

v2i64 wd = \_\_builtin\_msa\_fcne\_d(v2f64 ws, v2f64 wt);

#### **Return Value**

wd[0] := ((ws[0]!=wt[0]) && ((ws[0]!=NAN)|| (wt[0]!=NAN)))?one64:zero64wd[1] := ((ws[1]!=wt[1]) && ((ws[1]!=NAN)|| (wt[1]!=NAN)))?one64:zero64

#### Requirements

#### 2.5.8. FCLT.df

## 2.5.8.1. v4i32 \_\_builtin\_msa\_fclt\_w(v4f32, v4f32)

### **Specific**

Vector Floating-Point Quiet Compare Less Than.

v4i32 wd = \_\_builtin\_msa\_fclt\_w(v4f32 ws, v4f32 wt);

#### **Return Value**

wd[0] :=( (ws[0]<wt[0] ) || (ws[0]!=NAN) )?one32:zero32

wd[1] :=( (ws[1]<wt[1] ) || (ws[1]!=NAN))?one32:zero32

wd[2] :=( (ws[2]<wt[2] ) || (ws[2]!=NAN) )?one32:zero32

wd[3] :=( (ws[3]<wt[3] ) || (ws[3]!=NAN))?one32:zero32

#### Requirements

Header:#include<msa.h>

## 2.5.8.2. v2i64 \_\_builtin\_msa\_fclt\_d(v2f64, v2f64)

#### **Specific**

Vector Floating-Point Quiet Compare Less Than.

 $v2i64 \text{ wd} = \_builtin\_msa\_fclt\_d(v2f64 \text{ ws}, v2f64 \text{ wt});$ 

#### **Return Value**

wd[0] :=( (ws[0]<wt[0]) || (ws[0]!=NAN))?one64:zero64

wd[1] :=( (ws[1]<wt[1]) || (ws[0]!=NAN))?one64:zero64

#### Requirements

Header:#include<msa.h>

#### 2.5.9. FCULT.df

## 2.5.9.1. v4i32 \_\_builtin\_msa\_fcult\_w(v4f32, v4f32)

### **Specific**

Vector Floating-Point Quiet Compare Unordered or Less Than.

v4i32 wd = \_\_builtin\_msa\_fcult\_w(v4f32 ws, v4f32 wt);

#### **Return Value**

### Requirements

Header:#include<msa.h>

# 2.5.9.2. v2i64 \_\_builtin\_msa\_fcult\_d(v2f64, v2f64)

#### **Specific**

Vector Floating-Point Quiet Compare Unordered or Less Than.

v2i64 wd = builtin msa fcult d(<math>v2f64 ws, v2f64 wt);

$$wd[0] := ((ws[0] < wt[0]) || (ws[0] == NAN))?one64:zero64$$
  
 $wd[1] := ((ws[1] < wt[1]) || (ws[1] == NAN))?one64:zero64$ 

Header:#include<msa.h>

#### *2.5.10.* FCLE.df

## 2.5.10.1. v4i32 \_\_builtin\_msa\_fcle\_w(v4f32, v4f32)

### **Specific**

Vector Floating-Point Quiet Compare Less or Equal.

#### **Return Value**

$$wd[0] := ((ws[0] \le wt[0]) \& (ws[0]! = NAN))?one32:zero32$$

### Requirements

Header:#include<msa.h>

## 2.5.10.2. v2i64 \_\_builtin\_msa\_fcle\_d(v2f64, v2f64)

#### **Specific**

Vector Floating-Point Quiet Compare Less or Equal.

$$v2i64 \text{ wd} = \_builtin\_msa\_fcle\_d(v2f64 \text{ ws}, v2f64 \text{ wt});$$

$$wd[0] := ((ws[0] \le wt[0]) && (ws[0]! = NAN))?one64:zero64$$

 $wd[1] := ((ws[1] \le wt[1]) && (ws[1]! = NAN))?one64:zero64$ 

### Requirements

Header:#include<msa.h>

#### *2.5.11.* FCULE.df

## 2.5.11.1. v4i32 \_\_builtin\_msa\_fcule\_w(v4f32, v4f32)

### **Specific**

Vector Floating-Point Quiet Compare Unordered or Less or Equal.

v4i32 wd = \_\_builtin\_msa\_fcule\_w(v4f32 ws, v4f32 wt);

#### **Return Value**

$$wd[0] := ((ws[0] <= wt[0]) || (ws[0] == NAN))?one32:zero32$$

$$wd[3] := ((ws[3] <= wt[3]) || (ws[3] == NAN))?one32:zero32$$

#### Requirements

Header:#include<msa.h>

# 2.5.11.2. v2i64 \_\_builtin\_msa\_fcule\_d(v2f64, v2f64)

#### **Specific**

Vector Floating-Point Quiet Compare Unordered or Less or Equal.

 $v2i64 \text{ wd} = \_builtin\_msa\_fcule\_d(v2f64 \text{ ws}, v2f64 \text{ wt});$ 

Header:#include<msa.h>

#### *2.5.12.* FSAF.df

## 2.5.12.1. v4i32 \_\_builtin\_msa\_fsaf\_w(v4f32, v4f32)

## **Specific**

Vector Floating-Point Signaling Compare Always False.

#### **Return Value**

```
wd[0] := signaling_FALSE(ws[0],wt[0],32);
```

wd[1] := signaling\_FALSE(ws[1],wt[1],32);

wd[2] := signaling\_FALSE(ws[2],wt[2],32);

wd[3] := signaling\_FALSE(ws[3],wt[3],32);

### Requirements

Header:#include<msa.h>

# 2.5.12.2. v2i64 \_\_builtin\_msa\_fsaf\_d(v2f64, v2f64)

## **Specific**

Vector Floating-Point Signaling Compare Always False.

#### **Return Value**

#### Requirements

Header:#include<msa.h>

#### *2.5.13.* FSUN.df

## 2.5.13.1. v4i32 \_\_builtin\_msa\_fsun\_w(v4f32, v4f32)

#### **Specific**

Vector Floating-Point Signaling Compare Unordered.

#### **Return Value**

#### Requirements

Header:#include<msa.h>

# 2.5.13.2. v2i64 \_\_builtin\_msa\_fsun\_d(v2f64, v2f64)

#### **Specific**

Vector Floating-Point Signaling Compare Unordered.

$$v2i64 \text{ wd} = \_builtin\_msa\_fsun\_d(v2f64 \text{ ws}, v2f64 \text{ wt});$$

#### **Return Value**

$$wd[0] := ((ws[0] == NAN) || (wt[0] == NAN)) ? one64:zero64;$$

$$wd[1] := ((ws[1] == NAN) || (wt[1] == NAN)) ? one64:zero64;$$

#### Requirements

Header:#include<msa.h>

#### *2.5.14.* FSOR.df

# 2.5.14.1. v4i32 \_\_builtin\_msa\_fsor\_w(v4f32, v4f32)

## **Specific**

Vector Floating-Point Signaling Compare Ordered.

#### **Return Value**

$$wd[0] := ((ws[0]!=NAN)&(wt[0]!=NAN))$$
? one32:zero32

$$wd[1] := ((ws[1]!=NAN)\&\&(wt[1]!=NAN))$$
? one32:zero32

$$wd[2] := ((ws[2]!=NAN)&(wt[2]!=NAN))$$
? one32:zero32

#### Requirements

Header:#include<msa.h>

## 2.5.14.2. v2i64 \_\_builtin\_msa\_fsor\_d(v2f64, v2f64)

#### **Specific**

Vector Floating-Point Signaling Compare Ordered.

#### **Return Value**

$$wd[0] := ((ws[0]!=NAN)\&\&(wt[0]!=NAN))$$
? one64:zero64

#### Requirements

Header:#include<msa.h>

## *2.5.15.* FSEQ.df

## 2.5.15.1. v4i32 \_\_builtin\_msa\_fseq\_w(v4f32, v4f32)

#### **Specific**

Vector Floating-Point Signaling Compare Equal.

$$v4i32 \text{ wd} = \_builtin\_msa\_fseq\_w(v4f32 \text{ ws}, v4f32 \text{ wt});$$

#### **Return Value**

$$wd[0] := (ws[0] == wt[0])$$
? one32:zero32

$$wd[1] := (ws[1] == wt[1])$$
? one32:zero32

#### Requirements

## 2.5.15.2. v2i64 \_\_builtin\_msa\_fseq\_d(v2f64, v2f64)

### **Specific**

Vector Floating-Point Signaling Compare Equal.

 $v2i64 \text{ wd} = \_builtin\_msa\_fseq\_d(v2f64 \text{ ws}, v2f64 \text{ wt});$ 

#### **Return Value**

wd[0] := (ws[0] == wt[0])? one64:zero64

wd[1] :=(ws[1]==wt[1]) ? one64:zero64

#### Requirements

Header:#include<msa.h>

#### *2.5.16.* FSUNE.df

## 2.5.16.1. v4i32 \_\_builtin\_msa\_fsune\_w(v4f32, v4f32)

#### **Specific**

Vector Floating-Point Signaling Compare Unordered or Not Equal.

v4i32 wd = \_\_builtin\_msa\_fsune\_w(v4f32 ws, v4f32 wt);

#### **Return Value**

wd[0] := ((ws[0]!=wt[0]) || ((ws[0]==NAN)||(wt[0]==NAN)))?one32:zero32

wd[1] := ((ws[1]!=wt[1]) || ((ws[1]==NAN)||(wt[1]==NAN)))?one32:zero32

wd[2] := ((ws[2]!=wt[2]) || ((ws[2]==NAN)||(wt[2]==NAN)))?one32:zero32

wd[3] := ((ws[3]!=wt[3]) || ((ws[3]==NAN)||(wt[3]==NAN)))?one32:zero32

#### Requirements

## 2.5.16.2. v2i64 \_\_builtin\_msa\_fsune\_d(v2f64, v2f64)

#### **Specific**

Vector Floating-Point Signaling Compare Unordered or Not Equal.

 $v2i64 \text{ wd} = \_\_builtin\_msa\_fsune\_d(v2f64 \text{ ws}, v2f64 \text{ wt});$ 

#### **Return Value**

wd[0] := ( (ws[0]!=wt[0]) || ((ws[0]==NAN)||(wt[0]==NAN)) )?one64:zero64 wd[1] := ( (ws[1]!=wt[1]) || ((ws[1]==NAN)||(wt[1]==NAN)) )?one64:zero64

#### Requirements

Header:#include<msa.h>

### *2.5.17.* FSUEQ.df

## 2.5.17.1. v4i32 \_\_builtin\_msa\_fsueq\_w(v4f32, v4f32)

#### **Specific**

Vector Floating-Point Signaling Compare Unordered or Equal.

 $v4i32 \text{ wd} = \_builtin\_msa\_fsueq\_w(v4f32 \text{ ws}, v4f32 \text{ wt});$ 

#### **Return Value**

 $wd[0] := ( (ws[0] == wt[0]) \mid | ((ws[0] == NAN) \mid | (wt[0] == NAN)) )? one32: zero32 \\ wd[1] := ( (ws[1] == wt[1]) \mid | ((ws[1] == NAN) \mid | (wt[1] == NAN)) )? one32: zero32 \\ wd[2] := ( (ws[2] == wt[2]) \mid | ((ws[2] == NAN) \mid | (wt[2] == NAN)) )? one32: zero32 \\ wd[3] := ( (ws[3] == wt[3]) \mid | ((ws[3] == NAN) \mid | (wt[3] == NAN)) )? one32: zero32 \\ \end{aligned}$ 

#### Requirements

## 2.5.17.2. v2i64 \_\_builtin\_msa\_fsueq\_d(v2f64, v2f64)

### **Specific**

Vector Floating-Point Signaling Compare Unordered or Equal.

v2i64 wd = \_\_builtin\_msa\_fsueq\_d(v2f64 ws, v2f64 wt);

#### **Return Value**

```
wd[0] := ((ws[0]==wt[0]) || ((ws[0]==NAN)||(wt[0]==NAN)))?one64:zero64

wd[1] := ((ws[1]==wt[1]) || ((ws[1]==NAN)||(wt[1]==NAN)))?one64:zero64
```

#### Requirements

Header:#include<msa.h>

#### 2.5.18. FSNE.df

## 2.5.18.1. v4i32 \_\_builtin\_msa\_fsne\_w(v4f32, v4f32)

#### **Specific**

Vector Floating-Point Signaling Compare Not Equal.

v4i32 wd = \_\_builtin\_msa\_fsne\_w(v4f32 ws, v4f32 wt);

#### **Return Value**

wd[0] :=( ws[0]!=wt[0] )?one32:zero32

wd[1] :=( ws[1]!=wt[1])?one32:zero32

wd[2] :=( ws[2]!=wt[2])?one32:zero32

wd[3] :=( ws[3]!=wt[3])?one32:zero32

#### Requirements

## 2.5.18.2. v2i64 \_\_builtin\_msa\_fsne\_d(v2f64, v2f64)

### **Specific**

Vector Floating-Point Signaling Compare Not Equal.

v2i64 wd = \_\_builtin\_msa\_fsne\_d(v2f64 ws, v2f64 wt);

#### **Return Value**

wd[0] :=( ws[0]!=wt[0])?one64:zero64

wd[1]:=(ws[1]!=wt[1])?one64:zero64

#### Requirements

Header:#include<msa.h>

#### *2.5.19.* FSLT.df

## 2.5.19.1. v4i32 \_\_builtin\_msa\_fslt\_w(v4f32, v4f32)

#### **Specific**

Vector Floating-Point Signaling Compare Less Than.

v4i32 wd = \_\_builtin\_msa\_fslt\_w(v4f32 ws, v4f32 wt);

#### **Return Value**

wd[0] := (ws[0] < wt[0]) ?one32:zero32

wd[1] :=( ws[1]<wt[1] )?one32:zero32

wd[2] :=( ws[2]<wt[2] )?one32:zero32

wd[3] := (ws[3] < wt[3])?one32:zero32

#### Requirements

## 2.5.19.2. v2i64 \_\_builtin\_msa\_fslt\_d(v2f64, v2f64)

## **Specific**

Vector Floating-Point Signaling Compare Less Than.

 $v2i64 \text{ wd} = \_builtin\_msa\_fslt\_d(v2f64 \text{ ws}, v2f64 \text{ wt});$ 

#### **Return Value**

wd[0] := (ws[0] < wt[0]) ?one64:zero64

wd[1] := ( ws[1] < wt[1])?one64:zero64

## Requirements

Header:#include<msa.h>

#### *2.5.20.* FSULT.df

# 2.5.20.1. v4i32 \_\_builtin\_msa\_fsult\_w(v4f32, v4f32)

## **Specific**

Vector Floating-Point Signaling Compare Unordered or Less Than.

v4i32 wd = \_\_builtin\_msa\_fsult\_w(v4f32 ws, v4f32 wt);

#### **Return Value**

 $wd[0] := ( (ws[0] < wt[0]) || ((ws[0] == NAN) || (wt[0] == NAN)) )? one 32: zero 32 \\ wd[1] := ( (ws[1] < wt[1]) || ((ws[1] == NAN) || (wt[1] == NAN)) )? one 32: zero 32 \\ wd[2] := ( (ws[2] < wt[2]) || ((ws[2] == NAN) || (wt[2] == NAN)) )? one 32: zero 32 \\ wd[3] := ( (ws[3] < wt[3]) || ((ws[3] == NAN) || (wt[3] == NAN)) )? one 32: zero 32 \\ \end{aligned}$ 

## Requirements

## 2.5.20.2. v2i64 \_\_builtin\_msa\_fsult\_d(v2f64, v2f64)

## **Specific**

Vector Floating-Point Signaling Compare Unordered or Less Than.

v2i64 wd = \_\_builtin\_msa\_fsult\_d(v2f64 ws, v2f64 wt);

#### **Return Value**

$$wd[0] := ( (ws[0] < wt[0]) \mid\mid ((ws[0] == NAN) \mid\mid (wt[0] == NAN)) )?one64:zero64 \\ wd[1] := ( (ws[1] < wt[1]) \mid\mid ((ws[1] == NAN) \mid\mid (wt[1] == NAN)) )?one64:zero64$$

## Requirements

Header:#include<msa.h>

#### 2.5.21. FSLE.df

# 2.5.21.1. v4i32 \_\_builtin\_msa\_fsle\_w(v4f32, v4f32)

## **Specific**

Vector Floating-Point Signaling Compare Less or Equal.

v4i32 wd = \_\_builtin\_msa\_fsle\_w(v4f32 ws, v4f32 wt)

#### **Return Value**

## Requirements

## 2.5.21.2. v2i64 \_\_builtin\_msa\_fsle\_d(v2f64, v2f64)

## **Specific**

Vector Floating-Point Signaling Compare Less or Equal.

v2i64 wd = \_\_builtin\_msa\_fsle\_d(v2f64 ws, v2f64 wt);

#### **Return Value**

 $wd[0] := (ws[0] \le wt[0])?one64:zero64$ 

wd[1] := ( ws[1]<=wt[1] )?one64:zero64

## Requirements

Header:#include<msa.h>

#### *2.5.22.* FSULE.df

# 2.5.22.1. v4i32 \_\_builtin\_msa\_fsule\_w(v4f32, v4f32)

## **Specific**

Vector Floating-Point Signaling Compare Unordered or Less or Equal.

v4i32 wd = \_\_builtin\_msa\_fsule\_w(v4f32 ws, v4f32 wt);

#### **Return Value**

 $wd[0] := ((ws[0] \le wt[0]) || ((ws[0] == NAN) || (wt[0] == NAN)))?one32:zero32$ 

wd[1] := ((ws[1] <= wt[1]) || ((ws[1] == NAN) || (wt[1] == NAN)))?one32:zero32

wd[2] := ((ws[2] <= wt[2]) || ((ws[2] == NAN) || (wt[2] == NAN)))?one32:zero32

wd[3] := ((ws[3] <= wt[3]) || ((ws[3] == NAN))|| (wt[3] == NAN)))?one32:zero32

#### Requirements

Header:#include<msa.h>

## 2.5.22.2. v2i64 \_\_builtin\_msa\_fsule\_d(v2f64, v2f64)

## **Specific**

Vector Floating-Point Signaling Compare Unordered or Less or Equal.

 $v2i64 \text{ wd} = \_\_builtin\_msa\_fsule\_d(v2f64 \text{ ws}, v2f64 \text{ wt});$ 

#### **Return Value**

```
 wd[0] := ( (ws[0] <= wt[0]) \mid | ((ws[0] == NAN) | | (wt[0] == NAN)) )?one64:zero64 \\ wd[1] := ( (ws[1] <= wt[1]) \mid | ((ws[1] == NAN) | | (wt[1] == NAN)) )?one64:zero64 \\
```

## Requirements

Header:#include<msa.h>

# 2.6. Floating-Point Conversion

#### 2.6.1. FEXDO.df

# 2.6.1.1. v8i16 \_\_builtin\_msa\_fexdo\_h(v4f32, v4f32)

## **Specific**

Vector Floating-Point Down-Convert Interchange Format.

v8i16 wd = \_\_builtin\_msa\_fexdo\_h(v4f32 ws, v4f32 wt);

#### **Return Value**

```
wd[0] := (f16)wt[0];
```

```
wd[3] := (f16)ws[1];
......
wd[6] := (f16)wt[3];
wd[7] := (f16)ws[3];
```

Header:#include<msa.h>

# 2.6.1.2. v4f32 \_\_builtin\_msa\_fexdo\_w(v2f64, v2f64)

## **Specific**

Vector Floating-Point Down-Convert Interchange Format.

```
v4f32 wd = __builtin_msa_fexdo_w(v2f64 ws, v2f64 wt);
```

#### **Return Value**

```
wd[0] := (float)wt[0];
wd[1] := (float)ws[0];
wd[2] := (float)wt[1];
wd[3] := (float)ws[1];
```

## Requirements

Header:#include<msa.h>

#### 2.6.2. FEXUPL.df

# 2.6.2.1. v4f32 \_\_builtin\_msa\_fexupl\_w(v8i16)

## **Specific**

Vector Floating-Point Up-Convert Interchange Format Left.

```
v4f32 wd = __builtin_msa_fexupl_w(v8i16 ws);
```

#### **Return Value**

```
wd[0] := (float)ws[0];
wd[1] := (float)ws[2];
wd[2] := (float)ws[4];
wd[3] := (float)ws[6];
```

## Requirements

Header:#include<msa.h>

# 2.6.2.2. v2f64 \_\_builtin\_msa\_fexupl\_d(v4f32)

## **Specific**

Vector Floating-Point Up-Convert Interchange Format Left.

```
v2f64 wd = __builtin_msa_fexupl_d(v4f32 ws);
```

#### **Return Value**

```
wd[0] := (double)ws[0];
wd[1] := (double)ws[2];
```

## Requirements

#### 2.6.3. FEXUPR.df

## 2.6.3.1. v4f32 \_\_builtin\_msa\_fexupr\_w(v8i16)

## **Specific**

Vector Floating-Point Up-Convert Interchange Format Right.

```
v4f32 wd = __builtin_msa_fexupr_w(v8i16 ws);
```

#### **Return Value**

```
wd[0] := (float)ws[1];
wd[1] := (float)ws[3];
wd[2] := (float)ws[5];
wd[3] := (float)ws[7];
```

#### Requirements

Header:#include<msa.h>

# 2.6.3.2. v2f64 \_\_builtin\_msa\_fexupr\_d(v4f32)

## **Specific**

Vector Floating-Point Up-Convert Interchange Format Right.

```
v2f64 wd = __builtin_msa_fexupr_d(v4f32 ws);
```

#### **Return Value**

```
wd[0] := (double)ws[1];
wd[1] := (double)ws[3];
```

## Requirements

# 2.6.4. FFINT\_S.df

## 2.6.4.1. v4f32 \_\_builtin\_msa\_ffint\_s\_w(v4i32)

## **Specific**

Vector Floating-Point Round and Convert from Signed Integer.

```
v4f32 wd = __builtin_msa_ffint_s_w(v4i32 ws);
```

#### **Return Value**

```
wd[0] := (float)ws[0];
wd[1] := (float)ws[1];
```

wd[2] := (float)ws[2];

wd[3] := (float)ws[3];

## Requirements

Header:#include<msa.h>

# 2.6.4.2. v2f64 \_\_builtin\_msa\_ffint\_s\_d(v2i64)

## **Specific**

Vector Floating-Point Round and Convert from Signed Integer.

```
v2f64 wd = __builtin_msa_ffint_s_d(v2i64 ws);
```

#### **Return Value**

wd[0] :=(double)ws[0];

wd[1] := (double)ws[1];

## Requirements

## 2.6.5. FFINT\_U.df

## 2.6.5.1. v4f32 \_\_builtin\_msa\_ffint\_u\_w(v4u32)

## **Specific**

Vector Floating-Point Convert from Unsigned Integer.

```
v4f32 wd = __builtin_msa_ffint_u_w(v4u32 ws);
```

#### **Return Value**

```
wd[0] := (float)ws[0];
wd[1] := (float)ws[1];
wd[2] := (float)ws[2];
wd[3] := (float)ws[3];
```

#### Requirements

Header:#include<msa.h>

# 2.6.5.2. v2f64 \_\_builtin\_msa\_ffint\_u\_d(v2u64)

## **Specific**

Vector Floating-Point Convert from Unsigned Integer.

```
v2f64 wd = __builtin_msa_ffint_u_d(v2u64 ws);
```

#### **Return Value**

```
wd[0] := (double)ws[0];
wd[1] := (double)ws[1];
```

## Requirements

## 2.6.6. FFQL.df

## 2.6.6.1. v4f32 \_\_builtin\_msa\_ffql\_w(v8i16)

## **Specific**

Vector Floating-Point Convert from Fixed-Point Left;

v4f32 wd = \_\_builtin\_msa\_ffql\_w(v8i16 ws);

## **Return Value**

```
wd[0] :=(float)ws[4];
```

wd[1] :=(float)ws[5];

wd[2] :=(float)ws[6];

wd[3] :=(float)ws[7];

#### Requirements

Header:#include<msa.h>

# 2.6.6.2. v2f64 \_\_builtin\_msa\_ffql\_d(v4i32)

## **Specific**

Vector Floating-Point Convert from Fixed-Point Left;

v2f64 wd = \_\_builtin\_msa\_ffql\_d(v4i32 ws);

#### **Return Value**

wd[0] := (double)ws[2];

wd[1] :=(double)ws[3];

## Requirements

## 2.6.7. FFQR.df

# 2.6.7.1. v4f32 \_\_builtin\_msa\_ffqr\_w(v8i16)

## **Specific**

Vector Floating-Point Convert from Fixed-Point Right.

v4f32 wd = \_\_builtin\_msa\_ffqr\_w(v8i16 ws);

#### **Return Value**

wd[0] :=(float)ws[0];

wd[1] :=(float)ws[1];

wd[2] :=(float)ws[2];

wd[3] :=(float)ws[3];

## Requirements

Header:#include<msa.h>

# 2.6.7.2. v2f64 \_\_builtin\_msa\_ffqr\_d(v4i32)

## **Specific**

Vector Floating-Point Convert from Fixed-Point Right.

v2f64 wd = \_\_builtin\_msa\_ffqr\_d(v4i32 ws);

## **Return Value**

wd[0] :=(double)ws[0];

wd[1] :=(double)ws[1];

Header:#include<msa.h>

## 2.6.8. FTINT\_S.df

# 2.6.8.1. v4i32 \_\_builtin\_msa\_ftint\_s\_w(v4f32)

## **Specific**

Vector Floating-Point Convert to Signed Integer.

#### **Return Value**

```
wd[0] := (int)ws[0];
```

wd[1] :=(int)ws[1];

wd[2] :=(int)ws[2];

wd[3] :=(int)ws[3];

## Requirements

Header:#include<msa.h>

# 2.6.8.2. v2i64 \_\_builtin\_msa\_ftint\_s \_d(v2f64)

## **Specific**

Vector Floating-Point Convert to Signed Integer.

#### **Return Value**

wd[0] := (long long)ws[0];

```
wd[1] := (long long)ws[1];
```

Header:#include<msa.h>

## *2.6.9.* FTINT\_U.df

# 2.6.9.1. v4u32 \_\_builtin\_msa\_ftint\_u\_w(v4f32)

## **Specific**

Vector Floating-Point Round and Convert to Unsigned Integer.

```
v4u32 wd = __builtin_msa_ftint_u_w(v4f32 ws);
```

#### **Return Value**

```
wd[0] := (unsigned int)ws[0];
```

wd[1] := (unsigned int)ws[1];

wd[2] := (unsigned int)ws[2];

wd[3] := (unsigned int)ws[3];

## Requirements

Header:#include<msa.h>

# 2.6.9.2. v2u64 \_\_builtin\_msa\_ftint\_u \_d(v2f64)

## **Specific**

Vector Floating-Point Round and Convert to Unsigned Integer.

#### **Return Value**

```
wd[0] := (unsigned long long)ws[0];
wd[1] := (unsigned long long)ws[1];
```

Header:#include<msa.h>

## *2.6.10.* FTRUNC\_S.df

## 2.6.10.1. v4i32 \_\_builtin\_msa\_ftrunc\_s\_w(v4f32)

## **Specific**

Vector Floating-Point Truncate and Convert to Signed Integer.

```
v4i32 wd = __builtin_msa_ftrunc_s_w(v4f32 ws);
```

#### **Return Value**

```
wd[0] := (int)ws[0];
wd[1] := (int)ws[1];
wd[2] := (int)ws[2];
wd[3] := (int)ws[3];
```

## Requirements

Header:#include<msa.h>

# 2.6.10.2. v2i64 \_\_builtin\_msa\_ftrunc\_s\_d(v2f64)

## **Specific**

Vector Floating-Point Truncate and Convert to Signed Integer.

```
v2i64 wd = __builtin_msa_ftrunc_s_d(v2f64 ws);
```

#### **Return Value**

```
wd[0] := (long long)ws[0];
wd[1] := (long long)ws[1];
```

## Requirements

Header:#include<msa.h>

## *2.6.11.* FTRUNC\_U.df

# 2.6.11.1. v4u32 \_\_builtin\_msa\_ftrunc\_u\_w(v4f32)

## **Specific**

Vector Floating-Point Truncate and Convert to Unsigned Integer.

```
v4u32 wd = __builtin_msa_ftrunc_u_w(v4f32 ws);
```

#### **Return Value**

```
wd[0] := (unsigned int)ws[0];
wd[1] := (unsigned int)ws[1];
wd[2] := (unsigned int)ws[2];
wd[3] := (unsigned int)ws[3];
```

## Requirements

Header:#include<msa.h>

# 2.6.11.2. v2u64 \_\_builtin\_msa\_ftrunc\_u\_d(v2f64)

## **Specific**

Vector Floating-Point Truncate and Convert to Unsigned Integer.

```
v2u64 wd = __builtin_msa_ftrunc_u_d(v2f64 ws);
```

## **Return Value**

```
wd[0] := (unsigned long long)ws[0];
wd[1] := (unsigned long long)ws[1];
```

## Requirements

Header:#include<msa.h>

## *2.6.12.* FTQ.df

## **Specific**

Vector Floating-Point Convert to Fixed-Point.

```
v8i16 wd = __builtin_msa_ftq_h(v4f32 ws, v4f32 wt);
```

#### **Return Value**

```
wd[0] := (Q15)wt[0];
wd[1] := (Q15)ws[0];
wd[2] := (Q15)wt[1];
wd[3] := (Q15)ws[1];
```

.....

wd[6] := (Q15)wt[3];

wd[7] := (Q15)ws[3];

## Requirements

## 2.6.12.2. v4i32 \_\_builtin\_msa\_ftq\_w(v2f64, v2f64)

## **Specific**

Vector Floating-Point Convert to Fixed-Point.

```
v4i32 wd = __builtin_msa_ftq_w(v2f64 ws, v2f64 wt);
```

#### **Return Value**

```
wd[0] := (Q31)wt[0];
```

wd[1] := (Q31)ws[0];

wd[2] := (Q31)wt[1];

wd[3] := (Q31)ws[1];

## Requirements

Header:#include<msa.h>

#### *2.6.13.* FEXUPLC.df

# 2.6.13.1. v4f32 \_\_builtin\_msa\_fexuplc\_w (v8i16,v8i16)

## **Specific**

Configurable Vector Floating-Point Up-Convert Interchange Format Left;

```
v4f32 wd = __builtin_msa_fexuplc_w (v8i16 ws,v8i16 wt);
```

#### **Return Value**

```
wd[0] := half_float_convert (ws[4],wt[4]);
```

wd[1] := half\_float\_convert (ws[5],wt[5]);

wd[2] := half\_float\_convert (ws[6],wt[6]);

wd[3] := half\_float\_convert(ws[7],wt[7]);

Header:#include<msa.h>

#### *2.6.14.* FEXUPRC.df

## 2.6.14.1. v4f32 \_\_builtin\_msa\_fexuprc\_w (v8i16,v8i16)

#### **Specific**

Configurable Vector Floating-Point Up-Convert Interchange Format Right.

v4f32 wd = \_\_builtin\_msa\_fexuprc\_w (v8i16 ws,v8i16 wt);

#### **Return Value**

```
wd[0] := half_float_convert (ws[0],wt[0]);
wd[1] := half_float_convert (ws[1],wt[1]);
wd[2] := half_float_convert (ws[2],wt[2]);
wd[3] := half_float_convert(ws[3],wt[3]);
```

## Requirements

Header:#include<msa.h>

## 2.7. Fixed-Point

*2.7.1.* MADD\_Q.df

## **Specific**

Vector Fixed-Point Multiply and Add.

## **Return Value**

## Requirements

Header:#include<msa.h>

# 2.7.1.2. v4i32 \_\_builtin\_msa\_madd\_q \_w(v4i32, v4i32, v4i32)

## **Specific**

Vector Fixed-Point Multiply and Add.

```
v4i32 \text{ wd} = \_\_builtin\_msa\_madd\_q \_w(v4i32 \text{ wd}, v4i32 \text{ ws}, v4i32 \text{ wt});
```

#### **Return Value**

```
wd[0] := sats (wd[0] + ws[0] * wt[0] , 32);
wd[1] := sats (wd[1] + ws[1] * wt[1] , 32);
wd[2] := sats (wd[2] + ws[2] * wt[2] , 32);
wd[3] := sats (wd[3] + ws[3] * wt[3] , 32);
```

## Requirements

## 2.7.2. MADDR\_Q.df

# 2.7.2.1. v8i16 \_\_builtin\_msa\_maddr\_q \_h(v8i16, v8i16, v8i16)

## **Specific**

Vector Fixed-Point Multiply and Add Rounded.

 $v8i16 \text{ wd} = \_\_builtin\_msa\_maddr\_q \_h(v8i16 \text{ wd}, v8i16 \text{ ws}, v8i16 \text{ wt});$ 

#### **Return Value**

```
wd[0] := sats (round_add(wd[0], ws[0]*wt[0], 16), 16);
```

wd[1] := sats (round\_add(wd[1], ws[1]\*wt[1], 16), 16);

.....

wd[7] := sats (round\_add(wd[7], ws[7]\*wt[7], 16), 16);

## Requirements

Header:#include<msa.h>

# 2.7.2.2. v4i32 \_\_builtin\_msa\_maddr\_q \_w(v4i32, v4i32, v4i32)

#### **Specific**

Vector Fixed-Point Multiply and Add Rounded.

 $v4i32 \text{ wd} = \_\_builtin\_msa\_maddr\_q \_w(v4i32 \text{ wd}, v4i32 \text{ ws}, v4i32 \text{ wt});$ 

#### **Return Value**

```
wd[0] := sats (round\_add(wd[0], ws[0]*wt[0], 32), 32);
```

wd[1] := sats (round\_add(wd[1], ws[1]\*wt[1], 32), 32);

```
wd[2] := sats ( round_add(wd[2] , ws[2]*wt[2] , 32) , 32);
wd[3] := sats ( round_add(wd[3] , ws[3]*wt[3] , 32) , 32);
```

Header:#include<msa.h>

## 2.7.3. MSUB\_Q.df

# 2.7.3.1. v8i16 \_\_builtin\_msa\_msub\_q \_h(v8i16, v8i16, v8i16)

## **Specific**

Vector Fixed-Point Multiply and Subtract.

 $v8i16 \text{ wd} = \_\_builtin\_msa\_msub\_q \_h(v8i16 \text{ wd}, v8i16 \text{ ws}, v8i16 \text{ wt});$ 

#### **Return Value**

```
wd[0] := sats (wd[0] - ws[0]*wt[0] , 16);
wd[1] := sats (wd[1] - ws[1]*wt[1] , 16);
.....
wd[7] := sats (wd[7] - ws[7]*wt[7] , 16);
```

## Requirements

Header:#include<msa.h>

# 2.7.3.2. v4i32 \_\_builtin\_msa\_msub\_q \_w(v4i32, v4i32, v4i32)

## **Specific**

Vector Fixed-Point Multiply and Subtract.

```
v4i32 wd = __builtin_msa_msub_q _w(v4i32 wd, v4i32 ws, v4i32 wt);
```

#### **Return Value**

```
wd[0] := sats (wd[0] - ws[0]*wt[0] , 32);
wd[1] := sats (wd[1] - ws[1]*wt[1] , 32);
wd[2] := sats (wd[2] - ws[2]*wt[2] , 32);
wd[3] := sats (wd[3] - ws[3]*wt[3] , 32);
```

#### Requirements

Header:#include<msa.h>

## 2.7.4. MSUBR\_Q.df

# 2.7.4.1. v8i16 \_\_builtin\_msa\_msubr\_q \_h(v8i16, v8i16, v8i16)

## **Specific**

Vector Fixed-Point Multiply and Subtract Rounded.

```
v8i16 \text{ wd} = \_\_builtin\_msa\_msubr\_q\_h(v8i16 \text{ wd}, v8i16 \text{ ws}, v8i16 \text{ wt});
```

#### **Return Value**

```
wd[0] := sats (round_sub(wd[0], ws[0]*wt[0], 16), 16);
wd[1] := sats (round_sub(wd[1], ws[1]*wt[1], 16), 16);
.....
wd[7] := sats (round_sub(wd[7], ws[7]*wt[7], 16), 16);
```

## Requirements

Header:#include<msa.h>

# 2.7.4.2. v4i32 \_\_builtin\_msa\_msubr\_q \_w(v4i32, v4i32, v4i32)

## **Specific**

Vector Fixed-Point Multiply and Subtract Rounded.

 $v4i32 \text{ wd} = \_\_builtin\_msa\_msubr\_q \_w(v4i32 \text{ wd}, v4i32 \text{ ws}, v4i32 \text{ wt});$ 

#### **Return Value**

```
wd[0] := sats (round_sub(wd[0], ws[0]*wt[0], 32), 32);
```

wd[1] := sats (round\_sub(wd[1], ws[1]\*wt[1], 32), 32);

wd[2] := sats (round\_sub(wd[2], ws[2]\*wt[2], 32), 32);

 $wd[3] := sats (round\_sub(wd[3], ws[3]*wt[3], 32), 32);$ 

## Requirements

Header:#include<msa.h>

## *2.7.5.* MUL\_Q.df

# 2.7.5.1. v8i16 \_\_builtin\_msa\_mul\_q \_h(v8i16, v8i16)

## **Specific**

Vector Fixed-Point Multiply.

v8i16 wd = \_\_builtin\_msa\_mul\_q \_h(v8i16 ws, v8i16 wt);

#### **Return Value**

wd[0] := ws[0] \* wt[0];

```
wd[1] := ws[1] * wt[1];
.....
wd[7] := ws[7] * wt[7];
```

Header:#include<msa.h>

# 2.7.5.2. v4i32 \_\_builtin\_msa\_mul\_q \_w(v4i32, v4i32)

## **Specific**

Vector Fixed-Point Multiply.

v4i32 wd = \_\_builtin\_msa\_mul\_q \_w(v4i32 ws, v4i32 wt);

## **Return Value**

```
wd[0] := ws[0] * wt[0];
wd[1] := ws[1] * wt[1];
wd[2] := ws[2] * wt[2];
```

wd[3] := ws[3] \* wt[3];

## Requirements

Header:#include<msa.h>

## 2.7.6. MULR\_Q.df

# 2.7.6.1. v8i16 \_\_builtin\_msa\_mulr\_q \_h(v8i16, v8i16)

## **Specific**

Vector Fixed-Point Multiply Rounded.

```
v8i16 wd = __builtin_msa_mulr_q _h(v8i16 ws, v8i16 wt);
```

#### **Return Value**

```
wd[0] := round_mul (ws[0] , wt[0] , 16);
wd[1] := round_mul (ws[1] , wt[1] , 16);
.....
wd[7] := round_mul (ws[7] , wt[7] , 16);
```

## Requirements

Header:#include<msa.h>

## 2.7.6.2. v4i32 \_\_builtin\_msa\_mulr\_q \_w(v4i32, v4i32)

## **Specific**

Vector Fixed-Point Multiply Rounded.

```
v4i32 wd = __builtin_msa_mulr_q _w(v4i32 ws, v4i32 wt);
```

## **Return Value**

```
wd[0] := round_mul (ws[0], wt[0], 32);
wd[1] := round_mul (ws[1], wt[1], 32);
wd[2] := round_mul (ws[2], wt[2], 32);
wd[3] := round_mul (ws[3], wt[3], 32);
```

#### Requirements

## 2.8. Branch and Compare

#### 2.8.1. BNZ.df

# 2.8.1.1. i32 \_\_builtin\_msa\_bnz\_b(v16u8)

## **Specific**

Immediate Branch if All Elements Are Not Zero.

```
i32 t = __builtin_msa_bnz_b(v16u8 ws);
```

## **Return Value**

```
int temp = 1;
temp = temp && ws[0];
temp = temp && ws[1];
.....
temp = temp && ws[15];
```

## Requirements

t = temp;

Header:#include<msa.h>

test\_bnz\_b:

unsigned char  $a[16] = \{0,1,2,3,$ 

4,5,6,7,

8,9,10,11,

12,13,14,15};

v16i8 va;

```
va = __builtin_msa_ld_b(a,0);
int t;
t = __builtin_msa_bnz_b((v16u8)va);
if(t)
•••••
else
•••••
Result:
t=0
2.8.1.2. i32 __builtin_msa_bnz_h(v8u16)
Specific
Immediate Branch if All Elements Are Not Zero.
i32 t = __builtin_msa_bnz_h(v8u16 ws);
Return Value
int temp = 1;
temp = temp && ws[0];
temp = temp && ws[1];
.....
temp = temp && ws[7];
t = temp;
```

Header:#include<msa.h>

## 2.8.1.3. i32 \_\_builtin\_msa\_bnz\_w(v4u32)

## **Specific**

Immediate Branch if All Elements Are Not Zero.

i32 t = \_\_builtin\_msa\_bnz\_w(v4u32 ws);

#### **Return Value**

```
int temp = 1;
```

temp = temp && ws[0];

temp = temp && ws[1];

temp = temp && ws[2];

temp = temp && ws[3];

t = temp;

## Requirements

Header:#include<msa.h>

# 2.8.1.4. i32 \_\_builtin\_msa\_bnz\_d(v2u64)

## **Specific**

Immediate Branch if All Elements Are Not Zero.

 $i32 t = \__builtin\_msa\_bnz\_d(v2u64 ws);$ 

#### **Return Value**

int temp = 1;

temp = temp && ws[0];

```
temp = temp && ws[1];
t = temp;
Requirements
Header:#include<msa.h>
2.8.2. BNZ.V
2.8.2.1. i32 __builtin_msa_bnz_v(v16u8)
Specific
Immediate Branch If Not Zero(At Least One Element of Any Format Is Not
Zero).
i32 t = __builtin_msa_bnz_v(v16u8 ws);
Return Value
int temp = 0;
temp = temp || ws[0];
temp = temp || ws[1];
.....
temp = temp || ws[15];
t = temp;
Requirements
Header:#include<msa.h>
test_bnz_b:
```

```
0,0,0,0,
                  0,0,0,0,
                  0,0,0,1};
v16i8 va;
va = __builtin_msa_ld_b(a,0);
int t;
t = __builtin_msa_bnz_v((v16u8)va);
if(t)
else
•••••
Result:
t=1
2.8.3. BZ.df
2.8.3.1. i32 __builtin_msa_bz _b(v16u8)
Specific
Immediate Branch If At Least One Element Is Zero.
i32 t = __builtin_msa_bz _b(v16u8 ws);
Return Value
int temp = 0;
```

```
temp = temp || !ws[0];
temp = temp || !ws[1];
.....
temp = temp || !ws[15];
t = temp;
Requirements
Header:#include<msa.h>
test_bz_b:
unsigned char a[16] = \{0,1,2,3,
                   4,5,6,7,
                   8,9,10,11,
                   12,13,14,15};
v16i8 va;
va = __builtin_msa_ld_b(a,0);
int t;
t = __builtin_msa_bz_b((v16u8)va);
if(t)
.....
else
.....
Result:
t=1;
```

## 2.8.3.2. i32 \_\_builtin\_msa\_bz \_h(v8u16)

## **Specific**

Immediate Branch If At Least One Element Is Zero.

```
i32 t = \_builtin\_msa\_bz\_h(v8u16 ws);
```

#### **Return Value**

```
int temp = 0;
temp = temp || !ws[0];
temp = temp || !ws[1];
.....
temp = temp || !ws[7];
t = temp;
```

## Requirements

Header:#include<msa.h>

# 2.8.3.3. i32 \_\_builtin\_msa\_bz \_w(v4u32)

## **Specific**

Immediate Branch If At Least One Element Is Zero.

```
i32 t = \_builtin\_msa\_bz\_w(v4u32 ws);
```

#### **Return Value**

```
int temp = 0;
temp = temp || !ws[0];
temp = temp || !ws[1];
```

```
temp = temp || !ws[2];
temp = temp || !ws[3];
t = temp;
```

Header:#include<msa.h>

# 2.8.3.4. i32 \_\_builtin\_msa\_bz \_d(v2u64)

## **Specific**

Immediate Branch If At Least One Element Is Zero.

```
i32 t = __builtin_msa_bz _d(v2u64 ws);
```

## **Return Value**

```
int temp = 0;
temp = temp || !ws[0];
temp = temp || !ws[1];
t = temp;
```

## Requirements

Header:#include<msa.h>

## 2.8.4. BZ.V

# 2.8.4.1. i32 \_\_builtin\_msa\_bz \_v(v16u8)

## **Specific**

Immediate Branch If zero(All Elements of Any Format Are Zero).

```
i32 t = __builtin_msa_bz _v(v16u8 ws);
Return Value
int temp = 1;
temp = temp && !ws[0];
temp = temp && !ws[1];
temp = temp && !ws[15];
t = temp;
Requirements
Header:#include<msa.h>
test_bz_v:
0,0,0,0,
                 0,0,0,0,
                 0,0,0,0};
v16i8 va;
va = __builtin_msa_ld_b(a,0);
int t;
t = __builtin_msa_bz_v((v16u8)va);
if(t)
else
```

.....

Result:

t=1

## 2.8.5. CEQ.df

# 2.8.5.1. v16i8 \_\_builtin\_msa\_ceq \_b(v16i8,v16i8)

## **Specific**

Vector Compare Equal.

v16i8 wd = \_\_builtin\_msa\_ceq \_b(v16i8 ws,v16i8 wt);

#### **Return Value**

```
wd[0] := (ws[0] == wt[0])? one8 : zero8;
```

wd[1] := (ws[1]==wt[1]) ? one8 : zero8;

.....

wd[15] := (ws[15] == wt[15])? one8 : zero8;

## Requirements

Header:#include<msa.h>

# 2.8.5.2. v8i16 \_\_builtin\_msa\_ceq\_h(v8i16,v8i16)

## **Specific**

Vector Compare Equal.

v8i16 wd = \_\_builtin\_msa\_ceq\_h(v8i16 ws,v8i16 wt)

#### **Return Value**

```
wd[0] := (ws[0]==wt[0]) ? one16 : zero16;
wd[1] := (ws[1]==wt[1]) ? one16 : zero16;
......
wd[7] := (ws[7]==wt[7]) ? one16 : zero16;
```

Header:#include<msa.h>

# 2.8.5.3. v4i32 \_\_builtin\_msa\_ceq\_w(v4i32,v4i32)

## **Specific**

Vector Compare Equal.

```
v4i32 wd = __builtin_msa_ceq_w(v4i32 ws,v4i32 wt);
```

#### **Return Value**

```
wd[0] := (ws[0]==wt[0]) ? one32 : zero32;
wd[1] := (ws[1]==wt[1]) ? one32 : zero32;
wd[2] := (ws[2]==wt[2]) ? one32 : zero32;
wd[3] := (ws[3]==wt[3]) ? one32 : zero32;
```

#### Requirements

Header:#include<msa.h>

# 2.8.5.4. v2i64 \_\_builtin\_msa\_ceq\_d(v2i64,v2i64)

## **Specific**

Vector Compare Equal.

v2i64 wd = \_\_builtin\_msa\_ceq\_d(v2i64 ws,v2i64 wt);

#### **Return Value**

```
wd[0] := (ws[0]==wt[0]) ? one64 : zero64;
wd[1] := (ws[1]==wt[1]) ? one64 : zero64;
```

#### Requirements

Header:#include<msa.h>

#### 2.8.6. CEQI.df

## **Specific**

Immediate Compare Equal.

```
v16i8 wd = __builtin_msa_ceq _b(v16i8 ws,imm_n16_15 s5);
```

#### **Return Value**

```
wd[0] := (ws[0]==s5) ? one8 : zero8;
wd[1] := (ws[1]==s5) ? one8 : zero8;
......
wd[15] := (ws[15]==s5) ? one8 : zero8;
```

## Requirements

Header:#include<msa.h>

## 2.8.6.2. v8i16 \_\_builtin\_msa\_ceq\_h(v8i16, imm\_n16\_15)

#### **Specific**

Immediate Compare Equal.

```
v8i16 wd = __builtin_msa_ceq_h(v8i16 ws, imm_n16_15 s5);
```

#### **Return Value**

```
wd[0] := (ws[0]==s5) ? one16 : zero16;
wd[1] := (ws[1]==s5) ? one16 : zero16;
......
wd[7] := (ws[7]==s5) ? one16 : zero16;
```

#### Requirements

Header:#include<msa.h>

## 2.8.6.3. v4i32 \_\_builtin\_msa\_ceq\_w(v4i32, imm\_n16\_15)

#### **Specific**

Immediate Compare Equal.

```
v4i32 wd = __builtin_msa_ceq_w(v4i32 ws, imm_n16_15 s5);
```

#### **Return Value**

```
wd[0] := (ws[0]==s5) ? one32 : zero32;
wd[1] := (ws[1]==s5) ? one32 : zero32;
wd[2] := (ws[2]==s5) ? one32 : zero32;
wd[3] := (ws[3]==s5) ? one32 : zero32;
```

#### Requirements

Header:#include<msa.h>

# 2.8.6.4. v2i64 \_\_builtin\_msa\_ceq\_d(v2i64, imm\_n16\_15)

## **Specific**

Immediate Compare Equal.

```
v2i64 wd = __builtin_msa_ceq_d(v2i64 ws, imm_n16_15 s5);
```

#### **Return Value**

```
wd[0] := (ws[0]==s5) ? one64 : zero64;
wd[1] := (ws[1]==s5) ? one64 : zero64;
```

## Requirements

Header:#include<msa.h>

#### *2.8.7.* CLE\_S.df

#### **Specific**

Vector Compare Signed Less Than or Equal.

```
v16i8 wd = __builtin_msa_cle_s_b(v16i8 ws,v16i8 wt);
```

#### **Return Value**

```
wd[0] := (ws[0] <= wt[0]) ? one8 : zero8;
wd[1] := (ws[1] <= wt[1]) ? one8 : zero8;
.....
wd[15] := (ws[15] <= wt[15]) ? one8 : zero8;</pre>
```

#### Requirements

Header:#include<msa.h>

## 2.8.7.2. v8i16 \_\_builtin\_msa\_cle\_s\_h(v8i16,v8i16)

#### **Specific**

Vector Compare Signed Less Than or Equal.

v8i16 wd = \_\_builtin\_msa\_cle\_s\_h(v8i16 ws,v8i16 wt);

#### **Return Value**

```
wd[0] := (ws[0] <= wt[0]) ? one16 : zero16;
wd[1] := (ws[1] <= wt[1]) ? one16 : zero16;
......
wd[7] := (ws[7] <= wt[7]) ? one16 : zero16;</pre>
```

# Requirements

Header:#include<msa.h>

## 2.8.7.3. v4i32 \_\_builtin\_msa\_cle\_s\_w(v4i32,v4i32)

#### Specific

Vector Compare Signed Less Than or Equal.

v4i32 wd = \_\_builtin\_msa\_cle\_s\_w(v4i32 ws,v4i32 wt);

#### **Return Value**

```
wd[0] := (ws[0] <= wt[0]) ? one32 : zero32;
wd[1] := (ws[1] <= wt[1]) ? one32 : zero32;
wd[2] := (ws[2] <= wt[2]) ? one32 : zero32;
wd[3] := (ws[3] <= wt[3]) ? one32 : zero32;</pre>
```

#### Requirements

## 2.8.7.4. v2i64 \_\_builtin\_msa\_cle\_s\_d(v2i64,v2i64)

## **Specific**

Vector Compare Signed Less Than or Equal.

v2i64 wd = \_\_builtin\_msa\_cle\_s\_d(v2i64 ws,v2i64 wt);

#### **Return Value**

```
wd[0] := (ws[0] \le wt[0])? one64 : zero64;
```

 $wd[1] := (ws[1] \le wt[1])$ ? one64 : zero64;

#### Requirements

Header:#include<msa.h>

2.8.8. CLEI\_S.df

## 2.8.8.1. v16i8 \_\_builtin\_msa\_clei\_s\_b(v16i8,imm\_n16\_15)

#### **Specific**

Immediate Compare Signed Less Than or Equal.

v16i8 wd = \_\_builtin\_msa\_clei\_s\_b(v16i8 ws,imm\_n16\_15 s5);

#### **Return Value**

$$wd[0] := (ws[0] \le s5)$$
? one8 : zero8;

$$wd[1] := (ws[1] \le s5)$$
? one8 : zero8;

.....

 $wd[15] := (ws[15] \le s5)$ ? one8 : zero8;

Header:#include<msa.h>

## 2.8.8.2. v8i16 \_\_builtin\_msa\_clei\_s\_h(v8i16,imm\_n16\_15)

#### **Specific**

Immediate Compare Signed Less Than or Equal.

v8i16 wd = \_\_builtin\_msa\_clei\_s\_h(v8i16 ws,imm\_n16\_15 s5);

#### **Return Value**

$$wd[0] := (ws[0] \le s5)$$
? one16: zero16;

$$wd[1] := (ws[1] \le s5)$$
? one16: zero16;

.....

 $wd[7] := (ws[7] \le s5)$ ? one16: zero16;

#### Requirements

Header:#include<msa.h>

## 2.8.8.3. v4i32 \_\_builtin\_msa\_clei\_s\_w(v4i32,imm\_n16\_15)

#### **Specific**

Immediate Compare Signed Less Than or Equal.

v4i32 wd = \_\_builtin\_msa\_clei\_s\_w(v4i32 ws,imm\_n16\_15 s5);

$$wd[0] := (ws[0] \le s5) ? one32 : zero32;$$

$$wd[1] := (ws[1] \le s5)$$
? one32 : zero32;

$$wd[2] := (ws[2] \le s5)$$
? one32 : zero32;

$$wd[3] := (ws[3] \le s5)$$
? one32 : zero32;

Header:#include<msa.h>

## 2.8.8.4. v2i64 \_\_builtin\_msa\_clei\_s\_d(v2i64,imm\_n16\_15)

#### **Specific**

Immediate Compare Signed Less Than or Equal.

v2i64 wd = \_\_builtin\_msa\_clei\_s\_d(v2i64 ws,imm\_n16\_15 s5);

#### **Return Value**

 $wd[0] := (ws[0] \le s5)$ ? one64 : zero64;

 $wd[1] := (ws[1] \le s5)$ ? one64 : zero64;

#### Requirements

Header:#include<msa.h>

*2.8.9.* CLE\_U.df

## 2.8.9.1. v16i8 \_\_builtin\_msa\_cle\_u\_b(v16u8,v16u8)

#### **Specific**

Vector Compare Unsigned Less Than or Equal.

v16i8 wd = \_\_builtin\_msa\_cle\_u\_b(v16u8 ws,v16u8 wt);

#### **Return Value**

 $wd[0] := (ws[0] \le wt[0])$ ? one8 : zero8;

 $wd[1] := (ws[1] \le wt[0])$ ? one8 : zero8;

.....

$$wd[15] := (ws[15] \le wt[15])$$
? one8 : zero8;

#### Requirements

Header:#include<msa.h>

## 2.8.9.2. v8i16 \_\_builtin\_msa\_cle\_u\_h(v8u16,v8u16)

#### **Specific**

Vector Compare Unsigned Less Than or Equal.

#### **Return Value**

```
wd[0] := (ws[0] \le wt[0])? one16 : zero16;
```

$$wd[1] := (ws[1] \le wt[0])$$
? one16 : zero16;

$$wd[7] := (ws[7] \le wt[7])$$
? one16 : zero16;

#### Requirements

Header:#include<msa.h>

## 2.8.9.3. v4i32 \_\_builtin\_msa\_cle\_u\_w(v4u32,v4u32)

#### **Specific**

Vector Compare Unsigned Less Than or Equal.

$$v4i32 \text{ wd} = \_builtin\_msa\_cle\_u\_w(v4u32 \text{ ws,}v4u32 \text{ wt)};$$

$$wd[0] := (ws[0] \le wt[0])$$
? one32 : zero32;

$$wd[1] := (ws[1] \le wt[0]) ? one32 : zero32;$$

$$wd[2] := (ws[2] \le wt[2])$$
? one32 : zero32;

$$wd[3] := (ws[3] \le wt[3])$$
? one32 : zero32;

Header:#include<msa.h>

## 2.8.9.4. v2i64 \_\_builtin\_msa\_cle\_u\_d(v2u64,v2u64)

#### **Specific**

Vector Compare Unsigned Less Than or Equal.

$$v2i64 \text{ wd} = \_\_builtin\_msa\_cle\_u\_d(v2u64 \text{ ws,}v2u64 \text{ wt});$$

#### **Return Value**

$$wd[0] := (ws[0] \le wt[0])$$
? one64 : zero64;

$$wd[1] := (ws[1] \le wt[0])$$
? one64 : zero64;

#### Requirements

Header:#include<msa.h>

#### 2.8.10. CLEI\_U.df

# 2.8.10.1. v16i8 \_\_builtin\_msa\_clei\_u\_b(v16u8,imm0\_31)

#### **Specific**

Immediate Compare Unsigned Less Than or Equal.

```
wd[0] := (ws[0] <= u5) ? one8: zero8;
wd[1] := (ws[1] <= u5) ? one8 : zero8;
.....
wd[15] := (ws[15] <= u5) ? one8 : zero8;</pre>
```

Header:#include<msa.h>

## 2.8.10.2. v8i16 \_\_builtin\_msa\_clei\_u\_h(v8u16,imm0\_31)

#### **Specific**

Immediate Compare Unsigned Less Than or Equal.

#### **Return Value**

```
wd[0] := (ws[0] <= u5) ? one16 : zero16;
wd[1] := (ws[1] <= u5) ? one16 : zero16;
......
wd[7] := (ws[7] <= u5) ? one16 : zero16;
```

#### Requirements

Header:#include<msa.h>

# 2.8.10.3. v4i32 \_\_builtin\_msa\_clei\_u\_w(v4u32,imm0\_31)

## **Specific**

Immediate Compare Unsigned Less Than or Equal.

#### **Return Value**

#### Requirements

Header:#include<msa.h>

## 2.8.10.4. v2i64 \_\_builtin\_msa\_clei\_u\_d(v2u64,imm0\_31)

#### **Specific**

Immediate Compare Unsigned Less Than or Equal.

#### **Return Value**

#### Requirements

Header:#include<msa.h>

# 2.8.11.1. v16i8 \_\_builtin\_msa\_clt\_s\_b(v16i8,v16i8)

#### **Specific**

Vector Compare Signed Less Than.

```
v16i8 wd = __builtin_msa_clt_s_b(v16i8 ws,v16i8 wt);
```

#### **Return Value**

```
wd[0] := (ws[0] < wt[0]) ? one8 : zero8;
wd[1] := (ws[1] < wt[1]) ? one8 : zero8;
......
```

wd[15] := (ws[15] < wt[15])? one8 : zero8;

#### Requirements

Header:#include<msa.h>

## 2.8.11.2. v8i16 \_\_builtin\_msa\_clt\_s\_h(v8i16,v8i16)

#### **Specific**

Vector Compare Signed Less Than.

v8i16 wd = \_\_builtin\_msa\_clt\_s\_h(v8i16 ws,v8i16 wt);

#### **Return Value**

```
wd[0] := (ws[0] < wt[0]) ? one16 : zero16;
wd[1] := (ws[1] < wt[1]) ? one16 : zero16;
.....
wd[7] := (ws[7] < wt[7]) ? one16 : zero16;</pre>
```

# Requirements

Header:#include<msa.h>

# 2.8.11.3. v4i32 \_\_builtin\_msa\_clt\_s\_w(v4i32,v4i32)

## **Specific**

Vector Compare Signed Less Than.

#### **Return Value**

```
wd[0] := (ws[0] < wt[0]) ? one32 : zero32;
wd[1] := (ws[1] < wt[1]) ? one32 : zero32;
wd[2] := (ws[2] < wt[2]) ? one32 : zero32;
wd[3] := (ws[3] < wt[3]) ? one32 : zero32;</pre>
```

#### Requirements

Header:#include<msa.h>

## 2.8.11.4. v2i64 \_\_builtin\_msa\_clt\_s\_d(v2i64,v2i64)

## **Specific**

Vector Compare Signed Less Than.

```
v2i64 wd = __builtin_msa_clt_s_d(v2i64 ws,v2i64 wt);
```

#### **Return Value**

```
wd[0] := (ws[0] < wt[0]) ? one64 : zero64;
wd[1] := (ws[1] < wt[1]) ? one64 : zero64;
```

#### Requirements

Header:#include<msa.h>

## 2.8.12. CLTI\_S.df

## 2.8.12.1. v16i8 \_\_builtin\_msa\_clti\_s\_b(v16i8,imm\_n16\_15)

## **Specific**

Immediate Compare Signed Less Than.

v16i8 wd = \_\_builtin\_msa\_clti\_s\_b(v16i8 ws,imm\_n16\_15 s5);

#### **Return Value**

```
wd[0] := (ws[0] < s5)? one8 : zero8;
```

wd[1] := (ws[1] < s5)? one8 : zero8;

.....

wd[15] := (ws[15] < s5)? one8 : zero8;

#### Requirements

Header:#include<msa.h>

# 2.8.12.2. v8i16 \_\_builtin\_msa\_clti\_s\_h(v8i16,imm\_n16\_15)

#### **Specific**

Immediate Compare Signed Less Than.

v8i16 wd = \_\_builtin\_msa\_clti\_s\_h(v8i16 ws,imm\_n16\_15 s5);

#### **Return Value**

```
wd[0] := (ws[0] < s5)? one16 : zero16;
```

wd[1] := (ws[1] < s5)? one16: zero16;

•••••

wd[7] := (ws[7] < s5)? one16: zero16;

Header:#include<msa.h>

## 2.8.12.3. v4i32 \_\_builtin\_msa\_clti\_s\_w(v4i32,imm\_n16\_15)

#### **Specific**

Immediate Compare Signed Less Than.

#### **Return Value**

```
wd[0] := (ws[0] < s5) ? one32 : zero32;
wd[1] := (ws[1] < s5) ? one32 : zero32;
```

wd[2] := (ws[2] < s5) ? one32 : zero32;

wd[3] := (ws[3] < s5) ? one32 : zero32;

#### Requirements

Header:#include<msa.h>

## 2.8.12.4. v2i64 \_\_builtin\_msa\_clti\_s\_d(v2i64,imm\_n16\_15)

#### **Specific**

Immediate Compare Signed Less Than.

```
v2i64 wd = __builtin_msa_clti_s_d(v2i64 ws,imm_n16_15 s5);
```

#### **Return Value**

#### Requirements

#### *2.8.13.* CLT\_U.df

## 2.8.13.1. v16i8 \_\_builtin\_msa\_clt\_u\_b(v16u8,v16u8)

#### **Specific**

Vector Compare Unsigned Less Than.

v16i8 wd = \_\_builtin\_msa\_clt\_u\_b(v16u8 ws,v16u8 wt);

#### **Return Value**

```
wd[0] := (ws[0] < wt[0]) ? one8 : zero8;
wd[1] := (ws[1] < wt[1]) ? one8 : zero8;
.....
```

wd[15] := (ws[15] < wt[15])? one8 : zero8;

#### Requirements

Header:#include<msa.h>

# 2.8.13.2. v8i16 \_\_builtin\_msa\_clt\_u\_h(v8u16,v8u16)

#### **Specific**

Vector Compare Unsigned Less Than.

v8i16 wd = \_\_builtin\_msa\_clt\_u\_h(v8u16 ws,v8u16 wt);

```
wd[0] := (ws[0] < wt[0]) ? one16 : zero16;
wd[1] := (ws[1] < wt[1]) ? one16 : zero16;
```

.....

$$wd[7] := (ws[7] < wt[7])$$
? one16 : zero16;

#### Requirements

Header:#include<msa.h>

## 2.8.13.3. v4i32 \_\_builtin\_msa\_clt\_u\_w(v4u32,v4u32)

#### **Specific**

Vector Compare Unsigned Less Than.

```
v4i32 wd = __builtin_msa_clt_u_w(v4u32 ws,v4u32 wt);
```

#### **Return Value**

```
wd[0] := (ws[0] < wt[0])? one32 : zero32;
```

wd[1] := (ws[1] < wt[1])? one32 : zero32;

wd[2] := (ws[2] < wt[2])? one32 : zero32;

wd[3] := (ws[3] < wt[3])? one32 : zero32;

#### Requirements

Header:#include<msa.h>

## 2.8.13.4. v2i64 \_\_builtin\_msa\_clt\_u\_d(v2u64,v2u64)

#### **Specific**

Vector Compare Unsigned Less Than.

 $v2i64 \text{ wd} = \_\_builtin\_msa\_clt\_u\_d(v2u64 \text{ ws,}v2u64 \text{ wt});$ 

#### **Return Value**

wd[0] := (ws[0] < wt[0])? one64 : zero64;

```
wd[1] := (ws[1] < wt[1])? one64 : zero64;
```

Header:#include<msa.h>

## 2.8.14. CLTI\_U.df

## 2.8.14.1. v16i8 \_\_builtin\_msa\_clti\_u\_b(v16u8,imm0\_31)

## **Specific**

Immediate Compare Unsigned Less Than.

```
v16i8 wd = __builtin_msa_clti_u_b(v16u8 ws,imm0_31 u5);
```

#### **Return Value**

```
wd[0] := (ws[0] < u5) ? one8 : zero8;
```

$$wd[1] := (ws[1] < u5) ? one8 : zero8;$$

. . . . . .

wd[15] := (ws[15] < u5) ? one8 : zero8;

## Requirements

Header:#include<msa.h>

# 2.8.14.2. v8i16 \_\_builtin\_msa\_clti\_u\_h(v8u16,imm0\_31)

#### **Specific**

Immediate Compare Unsigned Less Than.

v8i16 wd = \_\_builtin\_msa\_clti\_u\_h(v8u16 ws,imm0\_31 u5);

```
wd[0] := (ws[0] < u5) ? one16 : zero16;
wd[1] := (ws[1] < u5) ? one16 : zero16;
......
wd[7] := (ws[7] < u5) ? one16 : zero16;
```

Header:#include<msa.h>

## 2.8.14.3. v4i32 \_\_builtin\_msa\_clti\_u\_w(v4u32,imm0\_31)

#### **Specific**

Immediate Compare Unsigned Less Than.

```
v4i32 wd = __builtin_msa_clti_u_w(v4u32 ws,imm0_31 u5);
```

#### **Return Value**

```
wd[0] := (ws[0] < u5) ? one32 : zero32;
wd[1] := (ws[1] < u5) ? one32 : zero32;
wd[2] := (ws[2] < u5) ? one32 : zero32;
wd[3] := (ws[3] < u5) ? one32 : zero32;
```

#### Requirements

Header:#include<msa.h>

## 2.8.14.4. v2i64 \_\_builtin\_msa\_clti\_u\_d(v2u64,imm0\_31)

## **Specific**

Immediate Compare Unsigned Less Than.

```
v2i64 \text{ wd} = \_\_builtin\_msa\_clti\_u\_d(v2u64 \text{ ws,imm0}\_31 \text{ u5});
```

#### **Return Value**

wd[0] := (ws[0] < u5)? one64 : zero64;

wd[1] := (ws[1] < u5)? one64 : zero64;

#### Requirements

Header:#include<msa.h>

## 2.9. Load/Store and Move

#### 2.9.1. CFCMSA

## 2.9.1.1. i32 \_\_builtin\_msa\_cfcmsa(imm0\_31)

## **Specific**

GPR Copy from MSA Control Register.

i32 rd = \_\_builtin\_msa\_cfcmsa(imm0\_31 cs);

#### **Return Value**

rd := cs;/\*the content of MSA control register cs id copied to GPR rd\*/

## Requirements

Header:#include<msa.h>

#### 2.9.2. CTCMSA

# 2.9.2.1. void \_\_builtin\_msa\_ctcmsa(imm0\_31,i32)

## **Specific**

GPR Copy to MSA Control Register.

```
void __builtin_msa_ctcmsa(imm0_31 cd ,i32 rs);
```

#### **Return Value**

cd := rs;/\*The content of GPR rs is copied to MSA control register cd\*/

#### Requirements

Header:#include<msa.h>

#### 2.9.3. LD.df

## **Specific**

Vector Load.

```
v16i8 wd = __builtin_msa_ld_b(void * rs,imm_n512_511 s10);
```

#### **Return Value**

```
wd[0] = memory(rs + (s10 + 0) * 1);
wd[1] = memory(rs + (s10 + 1) * 1);
......
wd[15] = memory(rs + (s10 + 15) * 1);
```

## Requirements

Header:#include<msa.h>

#### **Notes**

# 2.9.3.2. v8i16 \_\_builtin\_msa\_ld\_h(void \*,imm\_n1024\_1022)

#### **Specific**

Vector Load.

v8i16 wd = \_\_builtin\_msa\_ld\_h(void \* rs,imm\_n1024\_1022 s10);

#### **Return Value**

$$wd[0] = memory(rs + (s10 + 0) * 2);$$
  
 $wd[1] = memory(rs + (s10 + 1) * 2);$ 

wd[7] = memory(rs + (s10 + 7) \* 2);

#### Requirements

Header:#include<msa.h>

# 2.9.3.3. v4i32 \_\_builtin\_msa\_ld\_w(void \*,imm\_n2048\_2044)

#### **Specific**

Vector Load.

v4i32 wd = \_\_builtin\_msa\_ld\_w(void \* rs,imm\_n2048\_2044 s10);

$$wd[0] = memory(rs + (s10 + 0) * 4);$$
  
 $wd[1] = memory(rs + (s10 + 1) * 4);$   
 $wd[2] = memory(rs + (s10 + 2) * 4);$ 

```
wd[3] = memory(rs + (s10 + 3) * 4);
```

Header:#include<msa.h>

# 2.9.3.4. v2i64 \_\_builtin\_msa\_ld\_d(void \*,imm\_n4096\_4088)

## **Specific**

Vector Load.

v2i64 wd = \_\_builtin\_msa\_ld\_d(void \* ws,imm\_n4096\_4088 s10);

#### **Return Value**

wd[0] = memory(rs + (s10 + 0) \* 8);

wd[1] = memory(rs + (s10 + 1) \* 8);

#### Requirements

Header:#include<msa.h>

#### 2.9.4. LDI.df

## 2.9.4.1. v16i8 \_\_builtin\_msa\_ldi\_b(imm\_n512\_511)

#### **Specific**

Immediate Load.

v16i8 wd = \_\_builtin\_msa\_ldi\_b(imm\_n512\_511 s10);

#### **Return Value**

wd[0] := s10;

```
wd[1] := s10;
.....
wd[15] := s10;
Requirements
Header:#include<msa.h>
2.9.4.2. v8i16 __builtin_msa_ldi_h(imm_n512_511)
Specific
Immediate Load.
v8i16 wd = __builtin_msa_ldi_h(imm_n512_511 s10);
Return Value
wd[0] := s10;
wd[1] := s10;
.....
wd[7] := s10;
Requirements
Header:#include<msa.h>
2.9.4.3. v4i32 __builtin_msa_ldi_w(imm_n512_511)
Specific
Immediate Load.
v4i32 wd = __builtin_msa_ldi_w(imm_n512_511 s10);
```

```
wd[0] := s10;
wd[1] := s10;
wd[2] := s10;
wd[3] := s10;
```

Header:#include<msa.h>

# 2.9.4.4. v2i64 \_\_builtin\_msa\_ldi\_d(imm\_n512\_511)

## **Specific**

Immediate Load.

v2i64 wd = \_\_builtin\_msa\_ldi\_d(imm\_n512\_511 s10);

#### **Return Value**

wd[0] := s10;

wd[1] := s10;

## Requirements

Header:#include<msa.h>

## 2.9.5. MOVE.V

# 2.9.5.1. v16i8 \_\_builtin\_msa\_move\_v(v16i8)

## **Specific**

Vector Move.

v16i8 wd = \_\_builtin\_msa\_move\_v(v16i8 ws);

```
Return Value
```

```
wd[0] := ws[0];
wd[1] := ws[1];
......
wd[15] := ws[15];
```

Header:#include<msa.h>

#### 2.9.6. SPLAT.df

## **Specific**

GPR Element Splat.

```
v16i8 wd = __builtin_msa_splat _b(v16i8 ws,i32 rt);
```

#### **Return Value**

```
wd[0] := ws[rt];
wd[1] := ws[rt];
......
wd[15] := ws[rt];
```

## Requirements

Header:#include<msa.h>

## 2.9.6.2. v8i16 \_\_builtin\_msa\_splat \_h(v8i16,i32)

## **Specific**

GPR Element Splat.

v8i16 wd = \_\_builtin\_msa\_splat \_h(v8i16 ws ,i32 rt);

#### **Return Value**

```
wd[0] := ws[rt];
```

wd[1] := ws[rt];

.....

wd[7] := ws[rt];

### Requirements

Header:#include<msa.h>

# 2.9.6.3. v4i32 \_\_builtin\_msa\_splat \_w(v4i32,i32)

## **Specific**

GPR Element Splat.

v4i32 wd = \_\_builtin\_msa\_splat \_w(v4i32 ws,i32 rt);

#### **Return Value**

wd[0] := ws[rt];

wd[1] := ws[rt];

wd[2] := ws[rt];

wd[3] := ws[rt];

## Requirements

Header:#include<msa.h>

## 2.9.6.4. v2i64 \_\_builtin\_msa\_splat \_d(v2i64,i32)

## **Specific**

GPR Element Splat.

v2i64 wd = \_\_builtin\_msa\_splat \_d(v2i64 ws,i32 rt);

#### **Return Value**

wd[0] := ws[rt];

wd[1] := ws[rt];

## Requirements

Header:#include<msa.h>

#### 2.9.7. SPLATI.df

# 2.9.7.1. v16i8 \_\_builtin\_msa\_splati \_b(v16i8,imm0\_15)

## **Specific**

Immediate Element Splat.

v16i8 wd = \_\_builtin\_msa\_splati \_b(v16i8 ws,imm0\_15 n);

#### **Return Value**

```
wd[0] := ws[n];
```

wd[1] := ws[n];

.....

wd[15] := ws[n];

Header:#include<msa.h>

## 2.9.7.2. v8i16 \_\_builtin\_msa\_splati \_h(v8i16,imm0\_7)

## **Specific**

Immediate Element Splat.

v8i16 wd = \_\_builtin\_msa\_splati \_h(v8i16 ws,imm0\_7 n);

#### **Return Value**

```
wd[0] := ws[n];
```

wd[1] := ws[n];

.....

wd[7] := ws[n];

#### Requirements

Header:#include<msa.h>

# 2.9.7.3. v4i32 \_\_builtin\_msa\_splati \_w(v4i32,imm0\_3)

## **Specific**

Immediate Element Splat.

v4i32 wd = \_\_builtin\_msa\_splati \_w(v4i32 ws,imm0\_3 n);

#### **Return Value**

```
wd[0] := ws[n];
```

wd[1] := ws[n];

wd[2] := ws[n];

```
wd[3] := ws[n];
```

Header:#include<msa.h>

# 2.9.7.4. v2i64 \_\_builtin\_msa\_splati \_d(v2i64,imm0\_1)

## **Specific**

Immediate Element Splat.

```
v2i64 wd = __builtin_msa_splati _d(v2i64 ws,imm0_1 n);
```

#### **Return Value**

```
wd[0] := ws[n];
```

wd[1] := ws[n];

## Requirements

Header:#include<msa.h>

#### 2.9.8. FILL.df

# 2.9.8.1. v16i8 \_\_builtin\_msa\_fill\_b(i32)

## **Specific**

Vector Fill from GPR.

```
v16i8 wd = __builtin_msa_fill_b(i32 rs);
```

```
wd[0] := rs;
```

```
•••••
```

Header:#include<msa.h>

# 2.9.8.2. v8i16 \_\_builtin\_msa\_fill\_h(i32)

## **Specific**

Vector Fill from GPR.

```
v8i16 wd = __builtin_msa_fill_h(i32 rs);
```

#### **Return Value**

```
wd[0] := rs;
```

wd[1] := rs;

wd[7] := rs;

## Requirements

Header:#include<msa.h>

# 2.9.8.3. v4i32 \_\_builtin\_msa\_fill\_w(i32)

## **Specific**

Vector Fill from GPR.

v4i32 wd = \_\_builtin\_msa\_fill\_w(i32 rs);

$$wd[0] := rs;$$

```
wd[1] := rs;
wd[2] := rs;
```

$$wd[3] := rs;$$

Header:#include<msa.h>

# 2.9.8.4. v2i64 \_\_builtin\_msa\_fill\_d(i64)

## **Specific**

Vector Fill from GPR.

v2i64 wd = \_\_builtin\_msa\_fill\_d(i64 rs);

#### **Return Value**

wd[0] := rs;

wd[1] := rs;

## Requirements

Header:#include<msa.h>

#### 2.9.9. INSERT.df

# 2.9.9.1. v16i8 \_\_builtin\_msa\_insert\_b(v16i8,imm0\_15,i32)

## **Specific**

GPR Insert Element.

v16i8 wd = \_\_builtin\_msa\_insert\_b(v16i8 wd,imm0\_15 n,i32 rs);

```
0<=n<=15;
wd[n] := rs;
Requirements
Header:#include<msa.h>
2.9.9.2. v8i16 __builtin_msa_insert_h(v8i16,imm0_7,i32)
Specific
GPR Insert Element.
v8i16 wd = __builtin_msa_insert_h(v8i16 wd,imm0_7 n,i32 rs);
Return Value
0<=n<=7;
wd[n] := rs;
Requirements
Header:#include<msa.h>
2.9.9.3. v4i32 __builtin_msa_insert_w(v4i32,imm0_3,i32)
Specific
GPR Insert Element.
v4i32 wd = __builtin_msa_insert_w(v4i32 wd,imm0_3 n,i32 rs);
Return Value
0<=n<=3;
wd[n] := rs;
```

## 2.9.9.4. v2i64 \_\_builtin\_msa\_insert\_d(v2i64,imm0\_1,i64)

## **Specific**

GPR Insert Element.

v2i64 wd = \_\_builtin\_msa\_insert\_d(v2i64 wd,imm0\_1 n,i64 rs);

#### **Return Value**

0<=n<=1;

wd[n] := rs;

## Requirements

Header:#include<msa.h>

#### *2.9.10.* INSVE.df

#### *2.9.10.1.* v16i8

\_\_builtin\_msa\_insve\_b(v16i8,imm0\_15,v16i8)

#### **Specific**

Element Insert Element.

v16i8 wd = \_\_builtin\_msa\_insve\_b(v16i8 wd,imm0\_15 n,v16i8 ws);

#### **Return Value**

0<=n<=15;

wd[n] := ws[0];

## Requirements

Header:#include<msa.h>

## 2.9.10.2. v8i16 \_\_builtin\_msa\_insve\_h(v8i16,imm0\_7,v8i16)

## **Specific**

Element Insert Element.

v8i16 wd = \_\_builtin\_msa\_insve\_h(v8i16 wd,imm0\_7 n,v8i16 ws);

#### **Return Value**

0<=n<=7;

wd[n] := ws[0];

## Requirements

Header:#include<msa.h>

# 2.9.10.3. v4i32 \_\_builtin\_msa\_insve\_w(v4i32,imm0\_3,v4i32)

## **Specific**

Element Insert Element.

v4i32 wd = \_\_builtin\_msa\_insve\_w(v4i32 wd,imm0\_3 n,v4i32 ws);

#### **Return Value**

0<=n<=3;

wd[n] := ws[0];

#### Requirements

Header:#include<msa.h>

## 2.9.10.4. v2i64 \_\_builtin\_msa\_insve\_d(v2i64,imm0\_1,v2i64)

## **Specific**

Element Insert Element.

v2i64 wd = \_\_builtin\_msa\_insve\_d(v2i64 wd,imm0\_1 n,v2i64 ws);

#### **Return Value**

```
0<=n<=1;
```

wd[n] := ws[0];

## Requirements

Header:#include<msa.h>

## *2.9.11.* COPY\_S.df

## 2.9.11.1. i32 \_\_builtin\_msa\_copy\_s \_b(v16i8,imm0\_15)

## **Specific**

Element Copy to GPR Signed.

i32 rd = \_\_builtin\_msa\_copy\_s \_b(v16i8 ws,imm0\_15 n);

#### **Return Value**

```
0<=n<=15;
```

rd := ws[n];

## Requirements

Header:#include<msa.h>

## 2.9.11.2. i32 \_\_builtin\_msa\_copy\_s\_h(v8i16,imm0\_7)

## **Specific**

Element Copy to GPR Signed.

i32 rd = \_\_builtin\_msa\_copy\_s\_h(v8i16 ws,imm0\_7 n);

#### **Return Value**

```
0<=n<=7;
```

rd := ws[n];

## Requirements

Header:#include<msa.h>

## 2.9.11.3. i32 \_\_builtin\_msa\_copy\_s\_w(v4i32,imm0\_3)

## **Specific**

Element Copy to GPR Signed.

 $i32 rd = \_builtin\_msa\_copy\_s\_w(v4i32 ws,imm0\_3 n);$ 

#### **Return Value**

```
0<=n<=3;
```

rd := ws[n];

## Requirements

Header:#include<msa.h>

## *2.9.12.* COPY\_U.df

## 2.9.12.1. u32 \_\_builtin\_msa\_copy\_u \_b(v16i8,imm0\_15)

## **Specific**

Element Copy to GPR Unsigned.

u32 wd = \_\_builtin\_msa\_copy\_u \_b(v16i8 ws,imm0\_15 n);

#### **Return Value**

0<=n<=15;

rd := ws[n];

## Requirements

Header:#include<msa.h>

## 2.9.12.2. u32 \_\_builtin\_msa\_copy\_u\_h(v8i16,imm0\_7)

## **Specific**

Element Copy to GPR Unsigned.

u32 wd = \_\_builtin\_msa\_copy\_u\_h(v8i16 ws,imm0\_7 n);

#### **Return Value**

0<=n<=7;

rd := ws[n];

#### Requirements

Header:#include<msa.h>

## 2.9.12.3. u32 \_\_builtin\_msa\_copy\_u\_w(v4i32,imm0\_3)

#### **Specific**

Element Copy to GPR Unsigned.

```
u32 \text{ wd} = \_builtin\_msa\_copy\_u\_w(v4i32 \text{ ws,imm0}\_3 \text{ n});
```

#### **Return Value**

```
0<=n<=3;
```

rd := ws[n];

## Requirements

Header:#include<msa.h>

#### 2.9.13. ST.df

#### *2.9.13.1.* void

#### **Specific**

Vector Store.

```
void __builtin_msa_st_b(v16i8 wd,void* rs,imm_n512_511 s10);
```

#### **Return Value**

```
memory(rs + (s10 + 0) * 1) := wd[0];
```

memory(rs + (s10 + 1) \* 1) := 
$$wd[1]$$
;

.....

memory(rs + 
$$(s10 + 15) * 1$$
) := wd[15];

## Requirements

Header:#include<msa.h>

#### 2.9.13.2. void

#### **Specific**

Vector Store.

void \_\_builtin\_msa\_st\_h(v8i16 wd,void\* rs,imm\_n1024\_1022 s10);

#### **Return Value**

```
memory(rs + (s10 + 0) * 2) := wd[0];
```

memory(rs + (s10 + 1) \* 2) := wd[1];

.....

memory(rs + (s10 + 7) \* 2) := wd[7];

#### Requirements

Header:#include<msa.h>

#### *2.9.13.3.* void

## **Specific**

Vector Store.

void \_\_builtin\_msa\_st\_w(v4i32 wd,void\* rs,imm\_n2048\_2044 s10);

#### **Return Value**

```
memory(rs + (s10 + 0) * 4) := wd[0];
```

memory(rs + (s10 + 1) \* 4) := wd[1];

```
memory(rs + (s10 + 2) * 4) := wd[2];
memory(rs + (s10 + 3) * 4) := wd[3];
```

Header:#include<msa.h>

## 2.9.13.4. void

#### **Specific**

Vector Store.

void \_\_builtin\_msa\_st\_d(v2i64 wd,void\* rs,imm\_n4096\_4088 s10);

#### **Return Value**

```
memory(rs + (s10 + 0) * 8) := wd[0];
memory(rs + (s10 + 1) * 8) := wd[1];
```

## Requirements

Header:#include<msa.h>

#### *2.9.14.* LDINSS.W

# 2.9.14.1. v4i32 \_\_builtin\_msa\_ldinss\_w(v4i32,imm0\_3,void \*,int)

## **Specific**

Load element insert element from sparse memory.

```
v4i32 wd = __builtin_msa_ldinss_w(v4i32 wd,imm0_3 n,void *base,int index);
```

#### **Return Value**

```
n=0,1,2,3;
offset = ((char*) index)[n]*4;
addr = base+offset;
if(addr&0x3)
    SignalException(AddressError);
wd[n] := memory(addr);
```

## Requirements

Header:#include<msa.h>

#### *2.9.15.* LDINSSU.W

# 2.9.15.1. v4i32 \_\_builtin\_msa\_ldinssu\_w(v4i32,imm0\_3,void \*,int)

## **Specific**

Load element insert element and update base address.

```
v4i32 wd = __builtin_msa_ldinssu_w(v4i32 wd,imm0_3 n,void *base,int index);
```

#### **Return Value**

```
n=0,1,2,3;
offset = ((char*) index)[n]*4;
```

```
addr = base+offset;
if(addr&0x3)
   SignalException(AddressError);
wd[n] := memory(addr);
base := addr;
Requirements
Header:#include<msa.h>
2.9.16. LDINSSU2.W
2.9.16.1. v4i32 __builtin_msa_ldinssu2_w
       (v4i32,imm0_3,void *, int)
Specific
Load element insert element and update base address.
v4i32 wd = __builtin_msa_ldinssu2_w (v4i32 wd,imm0_3 n,void * bsae, int
index);
Return Value
n=0,1,2,3,4,5,6,7;
offset = ((index << (32-(4n+4)))>> 28)*4;
addr = base+offset;
if(addr&0x3)
   SignalException(AddressError);
wd[n%4] := memory(addr);
```

```
base := addr;
```

Header:#include<msa.h>

## 2.9.17. LDINS.df

# 

## **Specific**

Load element insert element.

```
v4i32 wd = __builtin_msa_ldins_w(v4i32 wd,imm0_3 n,void * base,int index);
```

#### **Return Value**

## Requirements

Header:#include<msa.h>

# 2.9.17.2. v2i64 \_\_builtin\_msa\_ldins\_d(v2i64,imm0\_3,void \*,int)

## **Specific**

Load element insert element.

```
v2i64 wd = __builtin_msa_ldins_d(v2i64 wd,imm0_3 n,void *base,int
index);
```

#### **Return Value**

```
n=0,1;
offset=index;
addr = base+offset;
if(addr&0x7)
    SignalException(AddressError);
wd[n] := memory (addr);
```

## Requirements

Header:#include<msa.h>

#### 2.9.18. LDINSU.df

2.9.18.1. v4i32 \_\_builtin\_msa\_ldinsu\_w(v4i32,imm0\_3,void \*,int)

## **Specific**

Load element insert element and update base address.

```
v4i32 wd = __builtin_msa_ldinsu_w(v4i32 wd,imm0_3 n,void *base,int
index);
```

#### **Return Value**

```
n=0,1,2,3;
offset=index;
addr = base+offset;
if(addr&0x3)
    SignalException(AddressError);
wd[n] := memory (addr);
base := addr;
```

## Requirements

Header:#include<msa.h>

# 

## **Specific**

Load element insert element and update base address.

```
v2i64 wd = __builtin_msa_ldinsu_d(v2i64 wd,imm0_3 n,void *base,int
index);
```

#### **Return Value**

```
n=0,1;
offset=index;
```

```
addr = base+offset;
if(addr&0x7)
   SignalException(AddressError);
wd[n] := memory (addr);
base := addr;
Requirements
Header:#include<msa.h>
2.9.19. STEXT.df
2.9.19.1. void __builtin_msa_stext _w(v4i32,imm0_3,void
       *,int)
Specific
Store extracted element.
void __builtin_msa_stext _w(v4i32 wd,imm0_3 n,void *base,int index);
Return Value
n=0,1,2,3;
offset=index;
addr = base+offset;
if(addr&0x3)
   SignalException(AddressError);
memory(addr) := wd[n];
Requirements
```

Header:#include<msa.h>

# 

## **Specific**

Store extracted element.

void \_\_builtin\_msa\_stext\_d(v2i64 wd,imm0\_3 n,void \*base,int index);

#### **Return Value**

```
n=0,1;
offset=index;
addr = base+offset;
if(addr&0x7)
    SignalException(AddressError);
memory(addr) := wd[n];
```

## Requirements

Header:#include<msa.h>

#### 2.9.20. STEXTU.df

## **Specific**

Store extracted element and update base address.

```
void __builtin_msa_stextu _w(v4i32 wd,imm0_3 n,void *base,int index);
Return Value
n=0,1,2,3;
offset=index;
addr = base+offset;
if(addr&0x3)
   SignalException(AddressError);
memory(addr) := wd[n];
base := addr;
Requirements
Header:#include<msa.h>
2.9.20.2. void __builtin_msa_stextu_d(v2i64,imm0_3,void
       *,int)
Specific
Store extracted element and update base address.
void __builtin_msa_stextu_d(v2i64 wd,imm0_3 n,void *base,int index);
Return Value
n=0,1;
offset=index;
addr = base+offset;
if(addr&0x7)
```

```
SignalException(AddressError);
memory(addr) := wd[n];
base := addr;
Requirements
Header:#include<msa.h>
2.9.21. MOVE.W
2.9.21.1. v4i32
      __builtin_msa_move_w(v4i32,imm0_3,v4i32,imm0_3
      )
Specific
Vector Move.
v4i32 wd = ltin_msa_move_w(v4i32 wd,imm0_3 m,4i32 ws,imm0_3 n);
Return Value
m=0,1,2,3;
n=0,1,2,3;
wd[m] := ws[n];
Requirements
Header:#include<msa.h>
```

#### 2.10. Element Permute

#### *2.10.1.* ILVEV.df

## 2.10.1.1. v16i8 \_\_builtin\_msa\_ilvev\_b(v16i8,v16i8)

## **Specific**

Vector Interleave Even.

v16i8 wd = \_\_builtin\_msa\_ilvev\_b(v16i8 ws,v16i8 wt);

#### **Return Value**

```
wd[0] := wt[0];
```

wd[1] := ws[0];

wd[2] := wt[2];

wd[3] := ws[2];

. . . . . .

wd[14] := wt[14];

wd[15] := ws[14];

## Requirements

Header:#include<msa.h>

# 2.10.1.2. v8i16 \_\_builtin\_msa\_ilvev\_h(v8i16,v8i16)

## **Specific**

Vector Interleave Even.

v8i16 wd = \_\_builtin\_msa\_ilvev\_h(v8i16 ws,v8i16 wt);

#### **Return Value**

```
wd[0] := wt[0];
```

$$wd[1] := ws[0];$$

$$wd[2] := wt[2];$$

$$wd[3] := ws[2];$$

.....

$$wd[6] := wt[6];$$

$$wd[7] := ws[6];$$

#### Requirements

Header:#include<msa.h>

# 2.10.1.3. v4i32 \_\_builtin\_msa\_ilvev\_w(v4i32,v4i32)

## **Specific**

Vector Interleave Even.

```
v4i32 wd = __builtin_msa_ilvev_w(v4i32 ws,v4i32 wt);
```

#### **Return Value**

$$wd[0] := wt[0];$$

$$wd[1] := ws[0];$$

$$wd[2] := wt[2];$$

$$wd[3] := ws[2];$$

## Requirements

Header:#include<msa.h>

## 2.10.1.4. v2i64 \_\_builtin\_msa\_ilvev\_d(v2i64,v2i64)

## **Specific**

Vector Interleave Even.

```
v2i64 wd = __builtin_msa_ilvev_d(v2i64 ws,v2i64 wt);
```

#### **Return Value**

```
wd[0] := wt[0];
```

wd[1] := ws[0];

## Requirements

Header:#include<msa.h>

#### *2.10.2.* ILVOD.df

## 2.10.2.1. v16i8 \_\_builtin\_msa\_ilvod\_b(v16i8,v16i8)

## **Specific**

Vector Interleave Odd.

```
v16i8 wd = __builtin_msa_ilvod_b(v16i8 ws,v16i8 wt);
```

#### **Return Value**

```
wd[0] := wt[1];
```

$$wd[1] := ws[1];$$

$$wd[2] := wt[3];$$

$$wd[3] := ws[3];$$

. . . . . .

```
wd[14] := wt[15];
```

```
wd[15] := ws[15];
```

Header:#include<msa.h>

## 2.10.2.2. v8i16 \_\_builtin\_msa\_ilvod\_h(v8i16,v8i16)

#### **Specific**

Vector Interleave Odd.

v8i16 wd = \_\_builtin\_msa\_ilvod\_h(v8i16 ws,v8i16 wt);

#### **Return Value**

```
wd[0] := wt[1];
```

wd[1] := ws[1];

wd[2] := wt[3];

wd[3] := ws[3];

. . . . . .

wd[6] := wt[7];

wd[7] := ws[7];

## Requirements

Header:#include<msa.h>

## 2.10.2.3. v4i32 \_\_builtin\_msa\_ilvod\_w(v4i32,v4i32)

## **Specific**

Vector Interleave Odd.

v4i32 wd = \_\_builtin\_msa\_ilvod\_w(v4i32 ws,v4i32 wt);

#### **Return Value**

$$wd[0] := wt[1];$$

$$wd[1] := ws[1];$$

$$wd[2] := wt[3];$$

$$wd[3] := ws[3];$$

## Requirements

Header:#include<msa.h>

## 2.10.2.4. v2i64 \_\_builtin\_msa\_ilvod\_d(v2i64,v2i64)

## **Specific**

Vector Interleave Odd.

```
v2i64 wd = __builtin_msa_ilvod_d(v2i64 ws,v2i64 wt);
```

#### **Return Value**

$$wd[0] := wt[1];$$

$$wd[1] := ws[1];$$

## Requirements

Header:#include<msa.h>

#### 2.10.3. ILVL.df

## 2.10.3.1. v16i8 \_\_builtin\_msa\_ilvl\_b(v16i8,v16i8)

## **Specific**

Vector Interleave Left.

```
v16i8 wd = __builtin_msa_ilvl_b(v16i8 ws,v16i8 wt);
Return Value
wd[0] := wt[8];
wd[1] := ws[8];
wd[2] := wt[9];
wd[3] := ws[9];
wd[14] := wt[15];
wd[15] := ws[15];
Requirements
Header:#include<msa.h>
2.10.3.2. v8i16 __builtin_msa_ilvl_h(v8i16,v8i16)
Specific
Vector Interleave Left.
v8i16 wd = __builtin_msa_ilvl_h(v8i16 ws,v8i16 wt);
Return Value
wd[0] := wt[4];
wd[1] := ws[4];
wd[2] := wt[5];
wd[3] := ws[5];
```

```
wd[6] := wt[7];
```

$$wd[7] := ws[7];$$

Header:#include<msa.h>

# 2.10.3.3. v4i32 \_\_builtin\_msa\_ilvl\_w(v4i32,v4i32)

## **Specific**

Vector Interleave Left.

```
v4i32 wd = __builtin_msa_ilvl_w(v4i32 ws,v4i32 wt);
```

#### **Return Value**

```
wd[0] := wt[2];
```

wd[1] := ws[2];

wd[2] := wt[3];

wd[3] := ws[3];

## Requirements

Header:#include<msa.h>

# 2.10.3.4. v2i64 \_\_builtin\_msa\_ilvl\_d(v2i64,v2i64)

## **Specific**

Vector Interleave Left.

v2i64 wd = \_\_builtin\_msa\_ilvl\_d(v2i64 ws,v2i64 wt);

#### **Return Value**

wd[0] := wt[1];

```
wd[1] := ws[1];
```

Header:#include<msa.h>

## 2.10.4. ILVR.df

## 2.10.4.1. v16i8 \_\_builtin\_msa\_ilvr\_b(v16i8,v16i8)

## **Specific**

Vector Interleave Right.

```
v16i8 wd = __builtin_msa_ilvr_b(v16i8 ws,v16i8 wt);
```

#### **Return Value**

```
wd[0] := wt[0];
```

wd[1] := ws[0];

wd[2] := wt[1];

wd[3] := ws[1];

.....

wd[14] := wt[7];

wd[15] := ws[7];

## Requirements

Header:#include<msa.h>

## 2.10.4.2. v8i16 \_\_builtin\_msa\_ilvr\_h(v8i16,v8i16)

## **Specific**

```
Vector Interleave Right.
v8i16 wd = __builtin_msa_ilvr_h(v8i16 ws,v8i16 wt);
Return Value
wd[0] := wt[0];
wd[1] := ws[0];
wd[2] := wt[1];
wd[3] := ws[1];
wd[6] := wt[3];
wd[7] := ws[3];
Requirements
Header:#include<msa.h>
2.10.4.3. v4i32 __builtin_msa_ilvr_w(v4i32,v4i32)
Specific
Vector Interleave Right.
v4i32 wd = __builtin_msa_ilvr_w(v4i32 ws,v4i32 wt);
Return Value
wd[0] := wt[0];
wd[1] := ws[0];
wd[2] := wt[1];
```

wd[3] := ws[1];

Header:#include<msa.h>

## 2.10.4.4. v2i64 \_\_builtin\_msa\_ilvr\_d(v2i64,v2i64)

## **Specific**

Vector Interleave Right.

v2i64 wd = \_\_builtin\_msa\_ilvr\_d(v2i64 ws,v2i64 wt);

#### **Return Value**

wd[0] := wt[0];

wd[1] := ws[0];

## Requirements

Header:#include<msa.h>

#### *2.10.5.* PCKEV.df

## 2.10.5.1. v16i8 \_\_builtin\_msa\_pckev \_b(v16i8,v16i8)

#### **Specific**

Vector Pack Even.

v16i8 wd = \_\_builtin\_msa\_pckev \_b(v16i8 ws,v16i8 wt);

#### **Return Value**

wd[0] := wt[0];

wd[1] := wt[2];

wd[2] := wt[4];

```
wd[3] := wt[6];
wd[4] := wt[8];
wd[5] := wt[10];
wd[6] := wt[12];
wd[7] := wt[14];
wd[8] := ws[0];
wd[9] := ws[2];
wd[10] := ws[4];
wd[11] := ws[6];
wd[12] := ws[8];
wd[13] := ws[10];
wd[14] := ws[12];
wd[15] := ws[14];
Requirements
```

Header:#include<msa.h>

# 2.10.5.2. v8i16 \_\_builtin\_msa\_pckev\_h(v8i16,v8i16)

#### **Specific**

Vector Pack Even.

v8i16 wd = \_\_builtin\_msa\_pckev\_h(v8i16 ws,v8i16 wt);

## **Return Value**

wd[0] := wt[0];

```
wd[1] := wt[2];
wd[2] := wt[4];
wd[3] := wt[6];
wd[4] := ws[0];
wd[5] := ws[2];
wd[6] := ws[4];
```

wd[7] := ws[6];

Header:#include<msa.h>

# 2.10.5.3. v4i32 \_\_builtin\_msa\_pckev\_w(v4i32,v4i32)

## **Specific**

Vector Pack Even.

v4i32 wd = \_\_builtin\_msa\_pckev\_w(v4i32 ws,v4i32 wt);

#### **Return Value**

```
wd[0] := wt[0];
```

wd[1] := wt[2];

wd[2] := ws[0];

wd[3] := ws[2];

## Requirements

Header:#include<msa.h>

# 2.10.5.4. v2i64 \_\_builtin\_msa\_pckev\_d(v2i64,v2i64)

## **Specific**

Vector Pack Even.

v2i64 wd = \_\_builtin\_msa\_pckev\_d(v2i64 ws,v2i64 wt);

#### **Return Value**

```
wd[0] := wt[0];
```

wd[1] := ws[0];

## Requirements

Header:#include<msa.h>

#### 2.10.6. PCKOD.df

## 2.10.6.1. v16i8 \_\_builtin\_msa\_pckod\_b(v16i8,v16i8)

## **Specific**

Vector Pack Odd.

v16i8 wd = \_\_builtin\_msa\_pckod\_b(v16i8 ws,v16i8 wt);

#### **Return Value**

```
wd[0] := wt[1];
```

$$wd[1] := wt[3];$$

$$wd[2] := wt[5];$$

$$wd[3] := wt[7];$$

$$wd[4] := wt[9];$$

$$wd[5] := wt[11];$$

```
wd[6] := wt[13];
wd[7] := wt[15];
wd[8] := ws[1];
wd[9] := ws[3];
wd[10] := ws[5];
wd[11] := ws[7];
wd[12] := ws[9];
wd[13] := ws[11];
wd[14] := ws[13];
wd[15] := ws[15];
Requirements
Header:#include<msa.h>
2.10.6.2. v8i16 __builtin_msa_pckod_h(v8i16,v8i16)
Specific
Vector Pack Odd.
v8i16 wd = __builtin_msa_pckod_h(v8i16 ws,v8i16 wt);
Return Value
wd[0] := wt[1];
wd[1] := wt[3];
wd[2] := wt[5];
```

wd[3] := wt[7];

```
wd[4] := ws[1];
wd[5] := ws[3];
wd[6] := ws[5];
wd[7] := ws[7];
```

Header:#include<msa.h>

## 2.10.6.3. v4i32 \_\_builtin\_msa\_pckod\_w(v4i32,v4i32)

#### **Specific**

Vector Pack Odd.

v4i32 wd = \_\_builtin\_msa\_pckod\_w(v4i32 ws,v4i32 wt);

#### **Return Value**

```
wd[0] := wt[1];
```

wd[1] := wt[3];

wd[2] := ws[1];

wd[3] := ws[3];

## Requirements

Header:#include<msa.h>

## 2.10.6.4. v2i64 \_\_builtin\_msa\_pckod\_d(v2i64,v2i64)

## **Specific**

Vector Pack Odd.

v2i64 wd = \_\_builtin\_msa\_pckod\_d(v2i64 ws,v2i64 wt);

#### **Return Value**

```
wd[0] := wt[1];
wd[1] := ws[1];
```

## Requirements

Header:#include<msa.h>

#### *2.10.7.* SHF.df

# 2.10.7.1. v16i8 \_\_builtin\_msa\_shf\_b(v16i8,imm0\_255)

## **Specific**

Immediate Set Shuffle Elements.

```
v16i8 wd = __builtin_msa_shf_b(v16i8 ws,imm0_255 i8);
```

#### **Return Value**

```
wd[0] := ws[shf_index(i8,0)];
wd[1] := ws[shf_index(i8,1)];
.....
wd[15] := ws[shf_index(i8,15)];
```

## Requirements

Header:#include<msa.h>

## 2.10.7.2. v8i16 \_\_builtin\_msa\_shf\_h(v8i16,imm0\_255)

## **Specific**

Immediate Set Shuffle Elements.

```
v8i16 wd = __builtin_msa_shf_h(v8i16 ws,imm0_255 i8);
```

#### **Return Value**

```
wd[0] := ws[shf_index(i8,0)];
wd[1] := ws[shf_index(i8,1)];
.....
wd[7] := ws[shf_index(i8,7)];
```

#### Requirements

Header:#include<msa.h>

## 2.10.7.3. v4i32 \_\_builtin\_msa\_shf\_w(v4i32,imm0\_255)

## **Specific**

Immediate Set Shuffle Elements.

```
v4i32 wd = __builtin_msa_shf_w(v4i32 ws,imm0_255 i8);
```

#### **Return Value**

```
wd[0] := ws[shf_index(i8,0)];
wd[1] := ws[shf_index(i8,1)];
wd[2] := ws[shf_index(i8,2)];
wd[3] := ws[shf_index(i8,3)];
```

#### Requirements

Header:#include<msa.h>

#### 2.10.8. SLD.df

# 2.10.8.1. v16i8 \_\_builtin\_msa\_sld\_b(v16i8,v16i8,i32)

## **Specific**

GPR Columns Slide.

v16i8 wd = \_\_builtin\_msa\_sld\_b(v16i8 wd,v16i8 ws,i32 rt);

#### **Return Value**

rt=rt%16;

wd[0] := (0+rt) <=15 ? ws[0+rt] : wd[0+rt-16];

wd[1] := (1+rt) <=15 ? ws[1+rt] : wd[1+rt-16];

.....

wd[15] := (15+rt) <=15 ? ws[15+rt] : wd[15+rt-16]

## Requirements

Header:#include<msa.h>

## **Graphic example:**

wd[16]={0,1,2,3,

4,5,6,7,

8,9,10,11,

12,13,14,15};

ws[16]={16,17,18,19,

20,21,22,23,

24,25,26,27,

rt=5;

## step1:





## Result:

wd[16]={21,22,23,24,

```
25,26,27,28,
       29,30,31,0,
       1,2,3,4};
2.10.8.2. v8i16 __builtin_msa_sld_h(v8i16,v8i16,i32)
Specific
GPR Columns Slide.
v8i16 wd = __builtin_msa_sld_h(v8i16 wd,v8i16 ws,i32 rt);
Return Value
rt=rt%8;
k=0,1
if(k==0)
   wd[0] := (0+rt) \le 7? ws[0+rt] : wd[0+rt-8];
   wd[1] := (1+rt) \le 7? ws[1+rt] : wd[1+rt-8];
   wd[7] := (7+rt) \le 7? ws[7+rt] : wd[7+rt-8];
   wd[8] := (0+rt) <= 7? ws[8+0+rt] : wd[8+0+rt-8];
   wd[9] := (1+rt) <= 7? ws[8+1+rt] : wd[8+1+rt-8];
```

{

}

{

else

```
. . . . . .
   wd[15] := (7+rt) <= 7? ws[8+7+rt] : wd[8+7+rt-8];
}
Requirements
Header:#include<msa.h>
Graphic example:
(v16i8)wd[16]={0,1,2,3,
       4,5,6,7,
       8,9,10,11,
       12,13,14,15};
(v16i8)ws[16]={16,17,18,19,
       20,21,22,23,
       24,25,26,27,
       28,29,30,31};
rt=5;
step1:
             1
                 1
                     1
                         1
                             1
         1
                                         7
                                             6
                                                 5
                                                             2
                                 9
                                     8
                                                     4
                                                         3
                                                                 1
                                                                     0
wd
         5
                     2
                             0
                 3
                         1
                     2
         3
             3
                 2
ws
         1
                 9
                     8
                         7
                             6
                                 5
                                         3
                                             2
                                                  1
                                                     0
                                                         9
                                                             8
             0
                                     4
                                                                     6
```

## step2:

k=0;

| $Wd_{64-0}$        | 7 | 6 | 5 | Л | 7 | 2 | 1 | 0 | 2 | 2 | 2 | 2 | 1 | 1 | 1 | 1 |
|--------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| WS <sub>64-0</sub> | / | U | כ | ť | כ | J | 1 | U | 3 | 2 | 1 | 0 | 9 | 8 | 7 | 6 |



## k=1;



# rt=5;

| wd | 1 2 | 1 | 1 | 9 | 8 | 3 | 3 | 2<br>9 | 4 | 3 | 2 | 1 | 0 | 2 | 2 2 | 2 |
|----|-----|---|---|---|---|---|---|--------|---|---|---|---|---|---|-----|---|
|----|-----|---|---|---|---|---|---|--------|---|---|---|---|---|---|-----|---|

## Result:

wd[16]={ 21,22,23,0,

1,2,3,4,

29,30,31,8,

# 2.10.8.3. v4i32 \_\_builtin\_msa\_sld\_w(v4i32,v4i32,i32)

```
Specific
GPR Columns Slide.
v4i32 wd = __builtin_msa_sld_w(v4i32 wd,v4i32 ws,i32 rt);
Return Value
rt=rt%4;
if (k==0)
{
    wd[0] := (0+rt) \le 3? ws[0+rt] : wd[0+rt-4];
   wd[1] := (1+rt) \le 3? ws[1+rt] : wd[1+rt-4];
    wd[2] := (2+rt) \le 3? ws[2+rt] : wd[2+rt-4];
   wd[3] := (3+rt) \le 3? ws[3+rt] : wd[3+rt-4];
}
else if(k==1)
{
   wd[4] := (0+rt) \le 3 ? ws[4+0+rt] : wd[4+0+rt-4];
    wd[5] := (1+rt) \le 3? ws[4+1+rt] : wd[4+1+rt-4];
    wd[6] := (2+rt) \le 3? ws[4+2+rt] : wd[4+2+rt-4];
   wd[7] := (3+rt) \le 3? ws[4+3+rt] : wd[4+3+rt-4];
```

```
}
else if(k==2)
{
   wd[8] := (0+rt) \le 3? ws[8+0+rt] : wd[8+0+rt-4];
   wd[9] := (1+rt) \le 3? ws[8+1+rt] : wd[8+1+rt-4];
   wd[10] := (2+rt) \le 3 ? ws[8+2+rt] : wd[8+2+rt-4];
   wd[11] := (3+rt) \le 3? ws[8+3+rt] : wd[8+3+rt-4];
}
else if(k==3)
{
   wd[12] := (0+rt) \le 3? ws[12+0+rt] : wd[12+0+rt-4];
   wd[13] := (1+rt) \le 3? ws[12+1+rt] : wd[12+1+rt-4];
   wd[14] := (2+rt) <= 3? ws[12+2+rt] : wd[12+2+rt-4];
   wd[15] := (3+rt) <= 3? ws[12+3+rt] : wd[12+3+rt-4];
}
Requirements
Header:#include<msa.h>
2.10.8.4. v2i64 __builtin_msa_sld_d(v2i64,v2i64,i32)
Specific
GPR Columns Slide.
```

 $v2i64 \text{ wd} = \_builtin\_msa\_sld\_d(v2i64 \text{ wd,}v2i64 \text{ ws,}i32 \text{ rt});$ 

#### **Return Value**

```
rt=rt%2;
if(k==0)
{
        wd[0] := (0+rt) \le 1 ? ws[0+rt] : wd[0+rt-2];
        wd[1] := (1+rt) \le 1? ws[1+rt] : wd[1+rt-2];
}
else if(k==1)
{
        wd[2] := (0+rt) \le 1? ws[2+0+rt] : wd[2+0+rt-2];
        wd[3] := (1+rt) \le 1? ws[2+1+rt] : wd[2+1+rt-2];
}
else if(k==2)
{
        wd[4] := (0+rt) \le 1? ws[4+0+rt] : wd[4+0+rt-2];
        wd[5] := (1+rt) \le 1? ws[4+1+rt] : wd[4+1+rt-2];
}
else if(k==3)
{
        wd[6] := (0+rt) \le 1? ws[6+0+rt] : wd[6+0+rt-2];
        wd[7] := (1+rt) \le 1? ws[6+1+rt] : wd[6+1+rt-2];
}
```

```
else if(k==4)
{
        wd[8] := (0+rt) \le 1? ws[8+0+rt] : wd[8+0+rt-2];
        wd[9] := (1+rt) \le 1? ws[8+1+rt] : wd[8+1+rt-2];
}
else if(k==5)
{
        wd[10] := (0+rt) \le 1 ? ws[10+0+rt] : wd[10+0+rt-2];
        wd[11] := (1+rt) \le 1 ? ws[10+1+rt] : wd[10+1+rt-2];
}
else if(k==6)
{
        wd[12] := (0+rt) \le 1 ? ws[12+0+rt] : wd[12+0+rt-2];
        wd[13] := (1+rt) \le 1 ? ws[12+1+rt] : wd[12+1+rt-2];
}
else if(k==7)
{
        wd[14] := (0+rt) <= 1 ? ws[14+0+rt] : wd[14+0+rt-2];
        wd[15] := (1+rt) \le 1? ws[14+1+rt] : wd[14+1+rt-2];
}
```

# Requirements

Header:#include<msa.h>

#### 2.10.9. SLDI.df

### 2.10.9.1. v16i8 \_\_builtin\_msa\_sldi\_b(v16i8,v16i8,imm0\_15)

### **Specific**

Immediate Columns Slide.

v16i8 wd = \_\_builtin\_msa\_sldi\_b(v16i8 wd,v16i8 ws,imm0\_15 n);

#### **Return Value**

```
n=n%16;
```

wd[0] := (0+n) <= 15 ? ws[0+n] : wd[0+n-16];

wd[1] := (1+n) <= 15 ? ws[1+n] : wd[1+n-16];

.....

wd[15] := (15+n) <=15 ? ws[15+n] : wd[15+n-16]

#### Requirements

Header:#include<msa.h>

# 2.10.9.2. v8i16 \_\_builtin\_msa\_sldi\_h(v8i16,v8i16,imm0\_7)

#### **Specific**

Immediate Columns Slide.

 $v8i16 \text{ wd} = \_\_builtin\_msa\_sldi\_h(v8i16 \text{ wd},v8i16 \text{ ws},imm0\_7 \text{ n});$ 

#### **Return Value**

n=n%8;

k=0,1

if(k==0)

```
{
   wd[0] := (0+n) \le 7 ? ws[0+n] : wd[0+n-8];
   wd[1] := (1+n) \le 7? ws[1+n] : wd[1+n-8];
   wd[7] := (7+n) \le 7 ? ws[7+n] : wd[7+n-8];
}
else
{
   wd[8] := (0+n) <= 7 ? ws[8+0+n] : wd[8+0+n-8];
   wd[9] := (1+n) <= 7? ws[8+1+n] : wd[8+1+n-8];
   •••••
   wd[15] := (7+n) <= 7? ws[8+7+n] : wd[8+7+n-8];
}
Requirements
Header:#include<msa.h>
2.10.9.3. v4i32 __builtin_msa_sldi_w(v4i32,v4i32,imm0_3)
Specific
Immediate Columns Slide.
v4i32 wd = __builtin_msa_sldi_w(v4i32 wd,v4i32 ws,imm0_3 n);
Return Value
n=n%4;
```

```
if (k==0)
{
    wd[0] := (0+n) \le 3 ? ws[0+n] : wd[0+n-4];
    wd[1] := (1+n) \le 3 ? ws[1+n] : wd[1+n-4];
    wd[2] := (2+n) \le 3 ? ws[2+n] : wd[2+n-4];
   wd[3] := (3+n) \le 3 ? ws[3+n] : wd[3+n-4];
}
else if(k==1)
{
    wd[4] := (0+n) \le 3 ? ws[4+0+n] : wd[4+0+n-4];
    wd[5] := (1+n) \le 3? ws[4+1+n] : wd[4+1+n-4];
    wd[6] := (2+n) \le 3 ? ws[4+2+n] : wd[4+2+n-4];
   wd[7] := (3+n) \le 3? ws[4+3+n] : wd[4+3+n-4];
}
else if(k==2)
{
    wd[8] := (0+n) \le 3 ? ws[8+0+n] : wd[8+0+n-4];
    wd[9] := (1+n) \le 3 ? ws[8+1+n] : wd[8+1+n-4];
    wd[10] := (2+n) \le 3? ws[8+2+n] : wd[8+2+n-4];
    wd[11] := (3+n) \le 3? ws[8+3+n] : wd[8+3+n-4];
}
```

```
else if(k==3)
{
   wd[12] := (0+n) \le 3? ws[12+0+n] : wd[12+0+n-4];
   wd[13] := (1+n) \le 3? ws[12+1+n] : wd[12+1+n-4];
   wd[14] := (2+n) \le 3? ws[12+2+n] : wd[12+2+n-4];
   wd[15] := (3+n) \le 3? ws[12+3+n] : wd[12+3+n-4];
}
Requirements
Header:#include<msa.h>
2.10.9.4. v2i64 __builtin_msa_sldi_d(v2i64,v2i64,imm0_1)
Specific
Immediate Columns Slide.
v2i64 wd = __builtin_msa_sldi_d(v2i64 wd,v2i64 ws,imm0_1 n);
Return Value
n=n%2;
if(k==0)
{
       wd[0] := (0+n) \le 1 ? ws[0+n] : wd[0+n-2];
       wd[1] := (1+n) \le 1 ? ws[1+n] : wd[1+n-2];
}
else if(k==1)
```

```
{
        wd[2] := (0+n) \le 1 ? ws[2+0+n] : wd[2+0+n-2];
        wd[3] := (1+n) \le 1 ? ws[2+1+n] : wd[2+1+n-2];
}
else if(k==2)
{
        wd[4] := (0+n) \le 1 ? ws[4+0+n] : wd[4+0+n-2];
        wd[5] := (1+n) \le 1? ws[4+1+n] : wd[4+1+n-2];
}
else if(k==3)
{
        wd[6] := (0+n) \le 1 ? ws[6+0+n] : wd[6+0+n-2];
        wd[7] := (1+n) \le 1 ? ws[6+1+n] : wd[6+1+n-2];
}
else if(k==4)
{
        wd[8] := (0+n) \le 1 ? ws[8+0+n] : wd[8+0+n-2];
        wd[9] := (1+n) \le 1? ws[8+1+n] : wd[8+1+n-2];
}
else if(k==5)
{
        wd[10] := (0+n) \le 1 ? ws[10+0+n] : wd[10+0+n-2];
```

```
wd[11] := (1+n) \le 1? ws[10+1+n] : wd[10+1+n-2];
}
else if(k==6)
{
       wd[12] := (0+n) \le 1? ws[12+0+n] : wd[12+0+n-2];
       wd[13] := (1+n) \le 1? ws[12+1+n] : wd[12+1+n-2];
}
else if(k==7)
{
       wd[14] := (0+n) \le 1 ? ws[14+0+n] : wd[14+0+n-2];
       wd[15] := (1+n) \le 1? ws[14+1+n] : wd[14+1+n-2];
}
Requirements
Header:#include<msa.h>
2.10.10. VSHF.df
2.10.10.1. v16i8 __builtin_msa_vshf_b(v16i8,v16i8, v16i8)
Specific
Vector Data Preserving Shuffle.
v16i8 wd = __builtin_msa_vshf_b(v16i8 wd,v16i8 ws, v16i8 wt);
Return Value
```

wd[0] := vshf(wd[0], ws, wt, 8);

```
wd[1] := vshf(wd[1], ws, wt, 8);
.....
wd[15] := vshf(wd[15],ws,wt,8);
Requirements
Header:#include<msa.h>
test_vshf_b:
signed char a[16] = \{1,2,3,4,
                5,6,7,8,
                9,10,11,12,
                 13,14,15,16};
signed char b[16] = \{17,18,19,20,
                   21,22,23,24,
                   25,26,27,28,
                   29,30,31,32};
signed char c[16] = \{0x00,0x00,0x81,0x03,
                0x09,0x10,0x01,0x83,
                0x17,0x30,0x07,0x25,
                0x83,0x49,0x15,0x17;
v16i8 va,vb,vc;
va = __builtin_msa_ld_b(a,0);
vb = __builtin_msa_ld_b(b,0);
vc = __builtin_msa_ld_b(c,0);
```

### Result:

# **Graphic example:**

0x83,0x49,0x15,0x17};

step1:





# 2.10.10.2. v8i16 \_\_builtin\_msa\_vshf\_h(v8i16,v8i16, v8i16)

### **Specific**

Vector Data Preserving Shuffle.

```
v8i16 wd = __builtin_msa_vshf_h(v8i16 wd,v8i16 ws, v8i16 wt);

Return Value
```

wd[8] := vshf(wd[8], ws, wt, 16);

### Requirements

Header:#include<msa.h>

### 2.10.10.3. v4i32 \_\_builtin\_msa\_vshf\_w(v4i32,v4i32, v4i32)

### **Specific**

Vector Data Preserving Shuffle.

```
v4i32 wd = __builtin_msa_vshf_w(v4i32 wd,v4i32 ws, v4i32 wt);
```

#### **Return Value**

```
wd[0] := vshf(wd[0],ws,wt,32);
wd[1] := vshf(wd[1],ws,wt,32);
wd[2] := vshf(wd[2],ws,wt,32);
wd[3] := vshf(wd[3],ws,wt,32);
```

#### Requirements

Header:#include<msa.h>

# 2.10.10.4. v2i64 \_\_builtin\_msa\_vshf\_d(v2i64,v2i64, v2i64)

### **Specific**

Vector Data Preserving Shuffle.

```
v2i64 wd = __builtin_msa_vshf_d(v2i64 wd,v2i64 ws, v2i64 wt);
```

#### **Return Value**

```
wd[0] := vshf(wd[0],ws,wt,64);
wd[1] := vshf(wd[1],ws,wt,64);
```

#### Requirements

Header:#include<msa.h>

#### 2.10.11. VSHFR.B

# 2.10.11.1. v16i8 \_\_builtin\_msa\_vshfr\_b(v16i8,v16i8,v16i8)

### **Specific**

Vector Data Preserving Shuffle based on the register control vector.

```
v16i8 wd = __builtin_msa_vshfr_b(v16i8 ws,v16i8 wt,v16i8 wr);
```

#### **Return Value**

```
wd[0] := vshf(wr[0],ws,wt,8);
wd[1] := vshf(wr[1],ws,wt,8);
.....
wd[15] := vshf(wr[15],ws,wt,8);
```

#### Requirements

Header:#include<msa.h>

#### 2.10.12. VSLDI.B

#### 2.10.12.1. v16i8

```
__builtin_msa_vsldi_b(v16i8,v16i8,imm0_15)
```

### **Specific**

Immediate Vector Slide.

v16i8 wd = \_\_builtin\_msa\_vsldi\_b(v16i8 ws,v16i8 wt,imm0\_15 n);

#### **Return Value**

```
n=n%16;
```

$$wd[0] := (0+n) <= 15 ? ws[0+n] : wt[0+n-16];$$

$$wd[1] := (1+n) <= 15 ? ws[1+n] : wt[1+n-16];$$

.....

$$wd[15] := (15+n) <= 15 ? ws[15+n] : wt[15+n-16]$$

### Requirements

Header:#include<msa.h>

Graphic example:

4,5,6,7,

8,9,10,11,

12,13,14,15};

20,21,22,23,

24,25,26,27, 28,29,30,31};

n=5;

# step1:

| wt | 1<br>5 | 1<br>4 | 1 3    | 1<br>2 | 1<br>1 | 1 0    | 9      | 8      | 7   | 6   | 5      | 4   | 3      | 2      | 1      | 0      |
|----|--------|--------|--------|--------|--------|--------|--------|--------|-----|-----|--------|-----|--------|--------|--------|--------|
| ws | 3<br>1 | 3      | 2<br>9 | 2<br>8 | 2<br>7 | 2<br>6 | 2<br>5 | 2<br>4 | 2 3 | 2 2 | 2<br>1 | 2 0 | 1<br>9 | 1<br>8 | 1<br>7 | 1<br>6 |
|    |        |        |        |        |        |        |        | wt  ws |     |     |        |     |        |        |        |        |





# Result:

```
29,30,31,0,
1,2,3,4};
```

# 3. Append

# 3.1. abs(x,n)

```
/*Rerurn the absolute value of integer x.*/
a_sign=0;
if(n==8)
   a_sign= x & 0x80;
if(n==16)
    a_sign= x & 0x8000
if(n==32)
   a_sign= x & 0x8000 0000
if(n==64)
    a_sign = x & 0x8000 0000 0000 0000
return a_sign?-x:x;
3.2. fabs(x,n)
/*Rerurn the absolute value of floating-point x.*/
z=0;
sign=0;
if(n==32)
```

```
{
    if((x \& 0x007f ffff)==0) // x=0
    {
        z = 0x0;
    }
    else
    {
        sign = ((x & 0x80000 0000)!=0);
        if(sign)
            z = x ^0 0x8000 0000;
        else
            z = x;
    }
    return z;
}
else if(n==64)
{
    if ((x & 0x000f ffff ffff ffff)==0) //x=0
    {
        z = 0x0;
    }
    else
```

```
{
        sign = ((x \& 0x8000 0000 0000 0000)!=0);
       if(sign)
           z = x ^0 0x80000 0000 0000 0000;
        else
           z = x;
   }
    return z;
}
3.3. sats(x,n)
/*Return the saturated signed value of signed x.*/
sign0 = (x >> n) & 0x1;
sign1 = x >> (n-1);
z=0;
if ((sign0==0)&&(sign1!=0))
{
   if(n==8)
       z=0x7f;
    if(n==16)
```

z=0x7fff;

```
if(n==32)
       z=0x7fff ffff;
   if(n==64)
       z=0x7fff ffff ffff;
}
else if ((sign0==1)&&(sign1!=1))
{
   if(n==8)
       z=0x80;
   if(n==16)
       z=0x8000;
   if(n==32)
       z=0x8000 0000;
   if(n==64)
       z=0x8000 0000 0000 0000;
}
else
   z = x;
return z;
3.4. sats_fixed(x,n)
sign0=0;
```

```
sign1=0;
z=0;
if(n==8)
{
    sign0 = x & 0x8000;
    sign1 = x & 0x7f80;
   if(!sign0 && sign1)
        z = 0x7f;
    else if(sign0 && sign1)
        z = 0x80;
    else if(sign0 && !sign1)
        z = (x \& 0x7f) | 0x80;
    else
        z = x \& 0x7f;
}
else if(n==16)
{
    sign0 = x & 0x8000 0000;
    sign1 = x & 0x7fff 8000;
    if(!sign0 && sign1)
        z = 0x7fff;
    else if(sign0 && sign1)
```

```
z = 0x8000;
    else if(sign0 && !sign1)
       z = (x \& 0x7fff) | 0x8000;
   else
       z = x \& 0x7fff;
}
return z;
3.5. sat_s(x,i,n)
/*Return the signed x saturated to signed values of i+1 bits without
changing the data width.*/
z = 0;
sign0=0;
sign1=0;
if(n==8)
{
   sign0 = x & 0x80;
   sign1 = x >> (i-1);
   if((!sign0)&&(sign1))
   {
       if(i==1)
           z=0;
```

```
else
            z = 0xff >> (n-i+1)
    }
    else if(sign0 && sign1 !=(0xff>>(i-1)))
        z = 0xff << (i-1)
    else
        z = a;
}
else if(n==16)
{
    sign0 = x & 0x8000;
    sign1 = x >> (i-1);
    if((!sign0)&&(sign1))
    {
        if(i==1)
            z=0;
        else
            z = 0xffff >> (n-i+1)
    }
    else if(sign0 && sign1 !=(0xffff>>(i-1)))
        z = 0xffff << (i-1)
    else
```

```
z = a;
}
else if(n==32)
{
    sign0 = x & 0x8000 0000;
    sign1 = x >> (i-1);
    if((!sign0)&&(sign1))
    {
        if(i==1)
            z=0;
        else
            z = 0xffff ffff >> (n-i+1)
    }
    else if(sign0 && sign1 !=(0xffff ffff>>(i-1)))
        z = 0xffff ffff << (i-1)
    else
        z = a;
}
else if(n==64)
{
    sign0 = x & 0x8000 0000 0000 0000;
```

```
sign1 = x >> (i-1);
    if((!sign0)&&(sign1))
    {
        if(i==1)
            z=0;
        else
            z = 0xffff ffff fffff>> (n-i+1)
    }
    else if(sign0 && sign1 !=(0xffff ffff fffff fffff>>(i-1)))
        z = 0xffff ffff fffff << (i-1)
    else
        z = a;
}
return z;
3.6. satu(x)
/*Return the saturated unsigned value of unsigned x.*/
if(x<0)
    return 0;
else
    return x;
```

# 3.7. satu\_fixed(x,n)

```
sign=0;
z = 0;
if(n==8)
{
    sign = x \& 0xff00;
    if(sign)
        z = 0xff;
    else
    z = x;
}
else if(n==16)
{
    sign = x & 0xffff 0000;
    if(sign)
        z = 0xffff;
    else
        z = x;
}
return z;
```

# 3.8. sat\_u(x,i,n)

```
/*Return the unsigned x saturated to unsigned values of i+1 without
changing the data width.*/
z=0;
if(n==8)
{
   if (i==8)
        z=x;
   else if(x>>i)
       z=0xff >> (n-i);
    else
    z=x;
}
else if(n==16)
{
   if (i==16)
        z=x;
    else if(x>>i)
       z=0xffff >> (n-i);
    else
```

```
z=x;
}
else if(n==32)
{
    if (i==32)
        z=x;
    else if(x>>i)
        z=0xffff ffff >> (n-i);
    else
    z=x;
}
else if(n==64)
{
    if (i==64)
        z=x;
    else if(x>>i)
        z=0xffff ffff fffff >> (n-i);
    else
    z=x;
}
return z;
```

# *3.9.* subsus\_u (x,y,n)

```
sign = 0;
z = 0;
diff = x - y;
if(n==8)
{
    sign=y&0x80;
    if(x<y)
        z = 0x0;
    else if((x > (diff \& 0xff))\&\&(sign))
        z = 0xff;
    else
        z = diff;
}
else if(n==16)
{
    sign=y&0x8000;
    if(x<y)
        z = 0x0;
    else if((x > (diff \& 0xffff))\&\&(sign))
        z = 0xffff;
```

```
else
        z = diff;
}
else if(n==32)
{
    sign=y&0x8000 0000;
    if(x<y)
        z = 0x0;
    else if((x > (diff & 0xffff ffff))&&(sign))
        z = 0xffff ffff;
    else
        z = diff;
}
else if(n==64)
{
    sign=y&0x8000 0000 0000 0000;
    if(x<y)
        z = 0x0;
    else if((x > (diff & 0xffff ffff ffff))&&(sign))
        z = 0xffff ffff fffff;
    else
```

```
z = diff;
}
return z;
3.10. round_add(x,y,n)
sign=0;
z=0;
d=0;
if(n==16)
{
    sign=x & 0x8000;
    if(!sign)
    {
        d = ((uint32_t)x << (n-1)) + y;
    }
    else
    {
        d = ((uint32_t)(0x1\ 0000|x) << (n-1)) + y;
   }
    d = d + 0x4000;
    z = d >> (n-1);
}
```

```
else if (n==32)
{
   sign=x & 0x8000 0000;
   if(!sign)
   {
       d = ((uint64_t)x << (n-1)) + y;
   }
    else
   {
       d = ((uint64_t)(0x1\ 0000\ 0000|x) << (n-1)) + y;
   }
   d = d + 0x4000 0000;
   z = d >> (n-1);
}
return z;
3.11. round_sub(x,y,n)
sign=0;
z=0;
d=0;
if(n==16)
{
```

```
sign=x & 0x8000;
    if(!sign)
    {
        d = ((uint32_t)x << (n-1)) - y;
    }
    else
    {
        d = ((uint32_t)(0x1\ 0000|x) << (n-1))-y;
    }
    d = d + 0x4000;
    z = d >> (n-1);
}
else if (n==32)
{
    sign=x & 0x8000 0000;
    if(!sign)
    {
        d = ((uint64_t)x << (n-1)) - y;
    }
    else
    {
        d = ((uint64_t)(0x1\ 0000\ 0000|x) << (n-1)) - y;
```

```
}
   d = d + 0x40000000;
   z = d >> (n-1);
}
return z;
3.12. round_mul(x,y,n)
z=0;
if(n==16)
{
   if((x==0x8000)&&(y==0x8000))
       z = 0x7fff;
    else
   {
       z = (uint32_t)((uint32_t)x * (uint32_t)y) + 0x4000;
       z = (z >> (n-1)) &0xffff;
   }
}
else if(n==32)
{
   if((x==0x8000 0000)&&(y==0x8000 0000))
       z = 0x7fff ffff;
```

```
else
    {
        z = (uint64_t)((uint64_t)x * (uint64_t)y) + 0x4000 0000;
        z = (z >> (n-1)) &0xffff ffff;
   }
}
return z;
3.13. srar (x,y,n)
z=0;
shift=0;
round = 0;
sign=0;
if(n==8)
{
    shift = y \& 0x7;
    if(shift==0)
        z=x;
    else
    {
        round = (x & (0x1 << (shift-1)) ) >> (shift-1);
        sign = x & 0x80;
```

```
if(sign)
             z = (\sim(0xff >> shift))|((x >> shift) + round);
        else
             z = (x >> shift) + round;
    }
}
else if(n==16)
{
    shift = y \& 0xf;
    if(shift==0)
         z=x;
    else
    {
        round = (x & (0x1 << (shift-1)) )>>(shift-1);
        sign = x \& 0x8000;
        if(sign)
             z = (\sim (0xffff >> shift))|((x >> shift)+round);
         else
             z = (x >> shift) + round;
    }
}
else if(n==32)
```

```
{
    shift = y \& 0x1f;
    if(shift==0)
         z=x;
    else
    {
         round = (x & (0x1 << (shift-1)) )>>(shift-1);
         sign = x \& 0x8000 0000;
         if(sign)
             z = (\sim (0xffff ffff >> shift)) | ((x >> shift) + round);
         else
             z = (x >> shift) + round;
    }
}
else if(n==64)
{
    shift = y \& 0x3f;
    if(shift==0)
         z=x;
    else
    {
         round = (x & (0x1 <<(shift-1)) )>>(shift-1);
```

```
sign = x & 0x8000 0000 0000 0000;
        if(sign)
             z = (\sim (0xffff ffff fffff fffff >> shift))|((x >> shift) + round);
        else
             z = (x >> shift) + round;
    }
}
return z;
3.14. srlr (x,y,n)
z=0;
shift=0;
round = 0;
if(n==8)
{
    shift = y \& 0x7;
    if(shift==0)
        z=x;
    else
    {
        round = (x & (0x1 << (shift-1)) ) >> (shift-1);
        z = (x >> shift) + round;
```

```
}
}
else if(n==16)
{
    shift = y \& 0xf;
    if(shift==0)
        z=x;
    else
    {
        round = (x & (0x1 << (shift-1)) )>>(shift-1);
        z = (x >> shift) + round;
    }
}
else if(n==32)
{
    shift = y \& 0x1f;
    if(shift==0)
        z=x;
    else
    {
        round = (x & (0x1 << (shift-1)) )>>(shift-1);
        z = (x >> shift) + round;
```

```
}
}
else if(n==64)
{
    shift = y \& 0x3f;
    if(shift==0)
        z=x;
    else
    {
        round = (x & (0x1 <<(shift-1)) )>>(shift-1);
        z = (x >> shift) + round;
    }
}
return z;
3.15. binsl(x,y,d,n)
z=0;
k=0;
if(n==8)
{
    y = 7 - y\&0x7;
    k = 8 - y;
```

```
}
else if(n==16)
{
    y = 15 - y\&0xf;
    k = 16 - y;
}
else if(n==32)
{
    y = 31 - y & 0x1f;
    k = 32 - y;
}
else if(n==64)
{
    y = 63 - y \& 0x3f;
    k = 64 - y;
}
if(y==0)
        z= x;
else
        z = ((x >> y) << y)|((d << k) >> k);
return z;
```

# 3.16. binsr(x,y,d,n)

```
z=0;
k=0;
if(n==8)
{
    y = y&0x7 + 1;
    k = 8 - y;
}
else if(n==16)
{
    y = y&0xf + 1;
    k = 16 - y;
}
else if(n==32)
{
    y = y&0x1f + 1;
    k = 32 - y;
}
else if(n==64)
{
    y = y&0x3f + 1;
```

```
k = 64 - y;
}
if(k==0)
        z= x;
else
        z = ((d >> y) << y)|((x << k) >> k);
return z;
3.17. shf_index(a,i)
j=0;
k=0;
j=i % 4;
k=i - j + ((a >> (2*j)) \& 0x3);
return k;
3.18. vshf(c,a[16],b[16],i)
temp = 128 / i;
t1 = c \& 0xc0;
if (t1)
    return 0;
else
    t2 = (c \& 0x3f)\%temp;
```

```
if (t2 \ge (temp/2))
        return a[t2 - temp/2];
    else
        return b[t2];
3.19. loc(x, n)
t = 0;
for(k = n-1; k >= 0; k--)
{
    t = x >> k;
    t = t \& 0x1;
    if(t == 0)
        break;
}
return (n-k-1);
3.20. lzc(x, n)
t = 0;
for(k = n-1; k \ge 0; k--)
{
   t = x >> k;
    t= t & 0x1;
    if(t == 1)
        break;
}
return (n-k-1);
```

# *3.21.* pcnt(x, n)

```
count=0;
k=0;
t=0;
for(k = n-1; k \ge 0; k--)
{
    t = x >> k;
    t = t \& 0x1;
    if(t == 1)
         count++;
}
return count;
3.22. bmu_v (a, b,c)
i=0;
j=0;
z=b;
max = c \& 0xf;
b1=b<sub>max....0</sub>
z1=z_{\text{max....0}}
a1=a<sub>max....0</sub>
```

```
for(i=0;i<=max;i++)</pre>
{
    z=z&(\sim(0x1<< i));
    if(b1&(0x1<< i))
    {
        z1 &= ~(0x1<<i);//clear z1 bit[i]
        z1 |= (((a1&(0x1<<j))>>j)<<i);
        j=j+1;
    }
}
z=z|z1;
return z;
3.23. extractFloatSign(x,n)
z=0;
if(n==32)
    z = x >> 31;
else if(n==64)
    z = x >> 63;
return z;
```

```
3.24. extractFloatExp(x,n)
```

```
z=0;
if(n==32)
   z = (x >> 23) \& 0xFF;
else if(n==64)
   z = (x >> 52) \& 0x7FF;
return z;
3.25. extractFloatFrac (x,n)
z=0;
if(n==32)
   z = x \& 0x007f ffff;
else if(n==64)
   z = x \& 0x000f ffff ffff ffff;
return z;
3.26. MSAroundingMode(aSign)
{
   increment = 0;
   roundingMode = __builtin_msa_cfcmsa(1) & 0x3;
   switch(roundingMode)
       case 0:/*float round nearest*/
           increment = 0x1000;
           break;
```

case 2:/\* float round up\*/

```
increment = aSign ? 0 : 0x1fff;
break;

case 3:/*float round down*/
   increment = aSign ? 0x1fff : 0;
   break;
default:
   increment = 0;
   break;
}
return increment;
}
```

#### $3.27. \operatorname{sqrt}(x)$

/\*Return the square value of x.\*/

- 1. On success ,these functions return the square root of x;
- 2. If x is NaN,a NaN is returned.
- 3. If x is +0 (-0),+0 (-0) is returned.
- 4. If x is positive infinity ,positive infinity is returned.
- 5. If x is less than -0, a domain error occurs, and a NaN is returned.

## 3.28. fclass(x,n)

```
/*Return the class mask value of x.*/
aSign = extractFloatSign(x,n);
aExp = extractFloatExp (x,n);
aSig = extractFloatFrac (x,n);
mask = 0;
if(n==32)
```

```
{
   if(aExp==0xFF)
   {
       if(aSig)/*qNaN or sNaN*/
           mask |= (aSig>>22) + 1;
       else/*INF*/
           mask | = (aSign ? 0x004 : 0x040);
   }
    else if(aExp)/*normal*/
       mask |= (aSign ? 0x008 : 0x080);
    else
    {
       if(aSig)/*subnormal*/
           mask |=(aSign ? 0x010 : 0x100);
       else/*0*/
           mask |= (aSign ? 0x020 : 0x200);
   }
}
else if(n==64)
{
   if(aExp==0x7FF)
   {
```

```
if(aSig)/*qNaN or sNaN*/
           mask = (aSig >> 51) + 1;
       else/*INF*/
           mask | = (aSign ? 0x004 : 0x040);
   }
   else if(aExp)/*normal*/
       mask |= (aSign ? 0x008 : 0x080);
   else
   {
       if(aSig)/*subnormal*/
           mask |=(aSign ? 0x010 : 0x100);
       else/*0*/
           mask |= (aSign ? 0x020 : 0x200);
   }
}
return mask;
3.29. quite_FALSE(tt,ts,n)
   /*Implementation defined signaling NAN test*/
   return 0;
3.30. signaling_FALSE(tt,ts,n)
   /*Implementation defined signaling NAN test*/
```

```
return 0;
```

#### 3.31. complex\_mul (ts[2],tt[2])

```
td[2]={0,0};

td[0] = ts[0]*tt[0] - ts[1]*tt[1];

td[1] = ts[0]*tt[1] + ts[1]*tt[0];

return td;
```

#### 3.32. half\_float\_convert(ts,tt)

```
/*ts format is 16-bit XHS,f is IEEE standard 32-bit floating-point

data,the tt format is 16-bit control value*/

bias=(tt&0xfff0)>>4;

ebits=tt&0xf;

f=up_covert_xhs(ts, ebits, bias);/*Implementation XHS format up-

conversion*/

return f;
```

### 3.33. memory (addr)

- 1.load the value of the memory address addr.
- 2.store the value to the memory address addr.

## 3.34. SignalException(AddressError)

Causes AddressError to be signaled. Control does not return from this pseudocode function--the exception is signaled at the point of the call.

- 4. MSA Code Examples with Optimization
- 4.1. Converting corlor depth
- 4.2. Image history update
- 4.3. FIR filter